A 1.5 GHz phase-locked loop with leakage current suppression in 65 nm CMOS

被引:3
|
作者
Chang, J. -Y. [1 ]
Liu, S. -I.
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
CIRCUITS;
D O I
10.1049/iet-cds.2009.0097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the nanoscale CMOS process, the problem of leakage current causes the performance of the analog circuits to degrade. The leakage current of a loop filter, which is realised by MOS capacitors, significantly degrades the jitter performance of a phase-locked loop. A leakage suppression circuit is presented by using a combination of switchable varactors and current sources to compensate the leakage of MOS capacitors in a loop filter. This PLL has been fabricated in a 65 nm CMOS process and the core area is 0.4 x 0.5 mm(2). With the leakage suppression circuit, the peak-to-peak jitter and the rms jitter are 43 and 5.36 ps, respectively. The power is 17 mW for a 1.2 V supply.
引用
收藏
页码:350 / 358
页数:9
相关论文
共 50 条
  • [31] A 60-GHz phase-locked loop with inductor-less prescaler in 90-nm CMOS
    Hoshino, Hiroaki
    Tachibana, Ryoichi
    Mitomo, Toshiya
    Ono, Naoko
    Yoshihara, Yoshiaki
    Fujimoto, Ryuichi
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 472 - +
  • [32] A 2.2-2.4 GHz Self-aligned Sub-harmonically Injection-locked Phase-locked Loop using 65 nm CMOS Process
    Yeh, Yen-Liang
    Lu, Cheng-Han
    Li, Meng-Han
    Chang, Hong-Yeh
    Chen, Kevin
    2014 9TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE (EUMIC), 2014, : 269 - 272
  • [33] A 0.56 THz Phase-Locked Frequency Synthesizer in 65 nm CMOS Technology
    Zhao, Yan
    Chen, Zuow-Zun
    Du, Yuan
    Li, Yilei
    Al Hadi, Richard
    Virbila, Gabriel
    Xu, Yinuo
    Kim, Yanghyo
    Tang, Adrian
    Reck, Theodore J.
    Chang, Mau-Chung Frank
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) : 3005 - 3019
  • [34] A SYSTEM-ON-CHIP 1.5 GHz PHASE LOCKED LOOP REALIZED USING 40 nm CMOS TECHNOLOGY
    Wang, Weiyin
    Chen, Xiangjie
    Wong, Hei
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2018, 31 (01) : 101 - 113
  • [35] A Wideband 90-nm CMOS Phase-locked Loop with Current Mismatch Calibration for Spur Reduction
    Yu, Yueh-Hua
    Chen, Jau-Horng
    Chen, Yi-Jan Emery
    2018 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC), 2018, : 1504 - 1506
  • [36] A 50-GHz phase-locked loop in 130-mm CMOS
    Cao, Changhua
    Ding, Yanping
    O, Kenneth K.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 21 - 24
  • [37] A 50-GHz phase-locked loop in 0.13-μm CMOS
    Cao, Changhua
    Ding, Yanping
    Kenneth, K. O.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) : 1649 - 1656
  • [38] A 1.3V 1.04GHz-1.30GHz CMOS phase-locked loop
    Sheen, RRB
    Chen, OTC
    Chang, RCH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 569 - 572
  • [39] A 4 GHz phase locked loop design in 65 nm CMOS for the Jiangmen Underground Neutrino Observatory detector
    Parkalian, N.
    Robens, M.
    Grewing, C.
    Christ, V.
    Kruth, A.
    Liebau, D.
    Muralidharan, P.
    Nielinger, D.
    Roth, C.
    Yegin, U.
    Zambanini, A.
    van Waasen, S.
    JOURNAL OF INSTRUMENTATION, 2018, 13
  • [40] A 20 GHz optoelectronic phase-locked loop
    Vehovc, Samo
    Elektrotehniski Vestnik/Electrotechnical Review, 2001, 68 (05): : 300 - 305