A 1.5 GHz phase-locked loop with leakage current suppression in 65 nm CMOS

被引:3
作者
Chang, J. -Y. [1 ]
Liu, S. -I.
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
CIRCUITS;
D O I
10.1049/iet-cds.2009.0097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the nanoscale CMOS process, the problem of leakage current causes the performance of the analog circuits to degrade. The leakage current of a loop filter, which is realised by MOS capacitors, significantly degrades the jitter performance of a phase-locked loop. A leakage suppression circuit is presented by using a combination of switchable varactors and current sources to compensate the leakage of MOS capacitors in a loop filter. This PLL has been fabricated in a 65 nm CMOS process and the core area is 0.4 x 0.5 mm(2). With the leakage suppression circuit, the peak-to-peak jitter and the rms jitter are 43 and 5.36 ps, respectively. The power is 17 mW for a 1.2 V supply.
引用
收藏
页码:350 / 358
页数:9
相关论文
共 10 条