Simultaneous switching noise in on-chip CMOS power distribution networks

被引:69
作者
Tang, KT [1 ]
Friedman, EG
机构
[1] Broadcom Corp, San Jose, CA 95134 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
integrated circuit interconnection; on-chip inductance; power distribution network; simultaneous switching noise;
D O I
10.1109/TVLSI.2002.800533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Simultaneous switching noise (SSN) has become an important issue in the design of the internal on-chip power distribution networks in current very large scale integration/ultra large scale integration (VLSI/ULSI) circuits. An inductive model is used to characterize the power supply rails when a transient current is generated by simultaneously switching the on-chip registers and logic gates in a synchronous CMOS VLSI/ULSI circuit. An analytical expression characterizing the SSN voltage is presented here based on a lumped inductive-resistive-capacitive RLC model. The peak value of the SSN voltage based on this analytical expression is within 10 % as compared to SPICE simulations. Design constraints at both the circuit and layout levels are also discussed based on minimizing the effects of the peak value of the SSN voltage.
引用
收藏
页码:487 / 493
页数:7
相关论文
共 22 条
  • [1] [Anonymous], 1995, Clock Distribution Networks in VLSI Circuits and Systems
  • [2] Bowhill W. J., 1995, Digital Technical Journal, V7, P100
  • [3] Inductance and capacitance analytic formulas for VLSI interconnects
    Delorme, N
    Belleville, M
    Chilo, J
    [J]. ELECTRONICS LETTERS, 1996, 32 (11) : 996 - 997
  • [4] A 200-MHZ 64-B DUAL-ISSUE CMOS MICROPROCESSOR
    DOBBERPUHL, DW
    WITEK, RT
    ALLMON, R
    ANGLIN, R
    BERTUCCI, D
    BRITTON, S
    CHAO, L
    CONRAD, RA
    DEVER, DE
    GIESEKE, B
    HASSOUN, SMN
    HOEPPNER, GW
    KUCHLER, K
    LADD, M
    LEARY, BM
    MADDEN, L
    MCLELLAN, EJ
    MEYER, DR
    MONTANARO, J
    PRIORE, DA
    RAJAGOPALAN, V
    SAMUDRALA, S
    SANTHANAM, S
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (11) : 1555 - 1567
  • [5] FRIEDMAN EG, 1997, HIGH PERFORMANCE CLO
  • [6] High-performance microprocessor design
    Gronowski, PE
    Bowhill, WJ
    Preston, RP
    Gowan, MK
    Allmon, RL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (05) : 676 - 686
  • [7] CMOS CIRCUIT SPEED AND BUFFER OPTIMIZATION
    HEDENSTIERNA, N
    JEPPSON, KO
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (02) : 270 - 281
  • [8] DELTA-I NOISE SPECIFICATION FOR A HIGH-PERFORMANCE COMPUTING MACHINE
    KATOPIS, GA
    [J]. PROCEEDINGS OF THE IEEE, 1985, 73 (09) : 1405 - 1415
  • [9] di/dt noise in CMOS integrated circuits
    Larsson, P
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 14 (1-2) : 113 - 129
  • [10] PRIORE DA, 1993, P IEEE S VLSI CIRC M, P17