High Throughput Electrical Characterization for Robust Overlay Lithography Control

被引:0
作者
Devender, Devender [1 ]
Shen, Xumin [2 ]
Duggan, Mark [1 ]
Singh, Sunil [1 ]
Rullan, Jonathan [1 ]
Choo, Jae [1 ]
Mehta, Sohan [1 ]
Tang, Teck Jung [1 ]
Reidy, Sean [1 ]
Holt, Jonathan [2 ]
Kim, Hyung Woo [1 ]
Fox, Robert [1 ]
Sohn, D. K. [1 ]
机构
[1] GLOBALFOUNDRIES US Inc, Malta, NY 12020 USA
[2] PDF Solut, San Jose, CA 95110 USA
来源
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXXI | 2017年 / 10145卷
关键词
Overlay; Electrical Characterization; Lithography; Semiconductor;
D O I
10.1117/12.2260707
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Realizing sensitive, high throughput and robust overlay measurement is a challenge in current 14nm and advanced upcoming nodes with transition to 300mm and upcoming 450mm semiconductor manufacturing, where slight deviation in overlay has significant impact on reliability and yield. Exponentially increasing number of critical masks in multi-patterning litho-etch, litho-etch (LELE) and subsequent LELELE semiconductor processes require even tighter overlay specification .Here, we discuss limitations of current image- and diffraction- based overlay measurement techniques to meet these stringent processing requirements due to sensitivity, throughput and low contrast. We demonstrate a new electrical measurement based technique where resistance is measured for a macro with intentional misalignment between two layers. Overlay is quantified by a parabolic fitting model to resistance where minima and inflection points are extracted to characterize overlay control and process window, respectively. Analyses using transmission electron microscopy show good correlation between actual overlay performance and overlay obtained from fitting. Additionally, excellent correlation of overlay from electrical measurements to existing image- and diffraction- based techniques is found. We also discuss challenges of integrating electrical measurement based approach in semiconductor manufacturing from Back End of Line (BEOL) perspective. Our findings open up a new pathway for accessing simultaneous overlay as well as process window and margins from a robust, high throughput and electrical measurement approach.
引用
收藏
页数:11
相关论文
共 50 条
[41]   High-order stitching overlay analysis for advanced process control [J].
Pai, Y. C. ;
Chen, Charlie ;
Jang, Louis ;
Chen, Howard ;
Yu, Chun-Chi ;
Huang, Chin-Chou K. ;
Wu, Hsing-Chien ;
Robinson, John C. ;
Tien, David .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXV, PT 1 AND PT 2, 2011, 7971
[42]   High Throughput Characterization of Organic Thin Film Transistors [J].
Dallaire, Nicholas ;
Boileau, Nicholas T. ;
Myers, Ian ;
Brixi, Samantha ;
Ourabi, May ;
Raluchukwu, Ewenike ;
Cranston, Rosemary ;
Lamontagne, Halynne R. ;
King, Benjamin ;
Ronnasi, Bahar ;
Melville, Owen A. ;
Manion, Joseph G. ;
Lessard, Benoit H. .
ADVANCED MATERIALS, 2024, 36 (44)
[43]   High-Throughput Electrical Potential Depth-Profiling in Air [J].
Rietwyk, Kevin J. ;
Keller, David A. ;
Majhi, Koushik ;
Ginsburg, Adam ;
Priel, Maayan ;
Barad, Hannah-Noa ;
Anderson, Assaf Y. ;
Zaban, Arie .
ADVANCED MATERIALS INTERFACES, 2017, 4 (16)
[44]   High Order Field-to-Field Corrections for Imaging and Overlay to Achieve Sub 20-nm Lithography Requirements [J].
Mulkens, Jan ;
Kubis, Michael ;
Hinnen, Paul ;
de Graaf, Roelof ;
van der Laan, Hans ;
Padiy, Alexander ;
Menchtchikov, Boris .
OPTICAL MICROLITHOGRAPHY XXVI, 2013, 8683
[45]   Alignment through thick Si layer for high resolution patterning on bonded wafers with tight overlay margin using immersion lithography [J].
Sundaram, Arvind ;
Tew, Chin Khang ;
Tan, Guo Wei ;
Fu, Yuan-Hsing ;
Li, Hongyu ;
Venkataraman, Nandini ;
Rao, Bhesetti Chandra ;
Singh, Navab .
2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, :1150-1155
[46]   High-order distortion control using a computational prediction method for device overlay [J].
Kang, Young-Seog ;
Affentauschegg, Cedric ;
Mulkens, Jan ;
Kim, Jang-Sun ;
Shin, Ju-Hee ;
Kim, Young-Ha ;
Nam, Young-Sun ;
Choi, Young-Sin ;
Ha, Hunhwan ;
Lee, Dong-Han ;
Lee, Jae-il ;
Rizvi, Umar ;
Geh, Bernd ;
van der Heijden, Rob ;
Baselmans, Jan ;
Kwon, Oh-Sung .
JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (02)
[47]   Overlay control methodology comparison: field-by-field and high-order methods [J].
Huang, Chun-Yen ;
Chiu, Chui-Fu ;
Wu, Wen-Bin ;
Shih, Chiang-Lin ;
Huang, Chin-Chou Kevin ;
Huang, Healthy ;
Choi, DongSub ;
Pierson, Bill ;
Robinson, John C. .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVI, PTS 1 AND 2, 2012, 8324
[48]   Critical issues for developing a high-throughput SCALPEL system for sub-0.18 micron lithography generations [J].
Stanton, ST ;
Liddle, JA ;
Waskiewicz, WK ;
Mkrtchyan, MM ;
Novembre, AE ;
Harriott, LR .
EMERGING LITHOGRAPHIC TECHNOLOGIES II, 1998, 3331 :673-688
[49]   On-Scanner High-Spatial-Frequency Overlay Control using a Distortion Manipulator [J].
Klinkhamer, Friso ;
Smeets, Bart ;
Thijssen, Theo ;
Fahrni, Francis ;
de Boeij, Wim ;
El Kodadi, Mohamed ;
Pollak, Thilo ;
Emer, Wolfgang .
OPTICAL AND EUV NANOLITHOGRAPHY XXXV, 2022, 12051
[50]   Engine for Characterization of Defects, Overlay and Critical Dimension Control for Double Exposure Processes for Advanced Logic Nodes [J].
Holmes, Steven ;
Koay, Chiew-seng ;
Petrillo, Karen ;
Chen, Kuang-Jung ;
Colburn, Matthew E. ;
Cantone, Jason ;
Ueda, Kenichi ;
Metz, Andrew ;
Dunn, Shannon ;
van Dommelen, Youri ;
Crouse, Michael ;
Galloway, Judy ;
Schmitt-Weaver, Emil ;
Jiang, Aiqin ;
Routh, Robert ;
Tang, Cherry ;
Slezak, Mark ;
Kini, Sumanth ;
Dibiase, Tony .
ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVI, 2009, 7273