High Throughput Electrical Characterization for Robust Overlay Lithography Control

被引:0
作者
Devender, Devender [1 ]
Shen, Xumin [2 ]
Duggan, Mark [1 ]
Singh, Sunil [1 ]
Rullan, Jonathan [1 ]
Choo, Jae [1 ]
Mehta, Sohan [1 ]
Tang, Teck Jung [1 ]
Reidy, Sean [1 ]
Holt, Jonathan [2 ]
Kim, Hyung Woo [1 ]
Fox, Robert [1 ]
Sohn, D. K. [1 ]
机构
[1] GLOBALFOUNDRIES US Inc, Malta, NY 12020 USA
[2] PDF Solut, San Jose, CA 95110 USA
来源
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXXI | 2017年 / 10145卷
关键词
Overlay; Electrical Characterization; Lithography; Semiconductor;
D O I
10.1117/12.2260707
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Realizing sensitive, high throughput and robust overlay measurement is a challenge in current 14nm and advanced upcoming nodes with transition to 300mm and upcoming 450mm semiconductor manufacturing, where slight deviation in overlay has significant impact on reliability and yield. Exponentially increasing number of critical masks in multi-patterning litho-etch, litho-etch (LELE) and subsequent LELELE semiconductor processes require even tighter overlay specification .Here, we discuss limitations of current image- and diffraction- based overlay measurement techniques to meet these stringent processing requirements due to sensitivity, throughput and low contrast. We demonstrate a new electrical measurement based technique where resistance is measured for a macro with intentional misalignment between two layers. Overlay is quantified by a parabolic fitting model to resistance where minima and inflection points are extracted to characterize overlay control and process window, respectively. Analyses using transmission electron microscopy show good correlation between actual overlay performance and overlay obtained from fitting. Additionally, excellent correlation of overlay from electrical measurements to existing image- and diffraction- based techniques is found. We also discuss challenges of integrating electrical measurement based approach in semiconductor manufacturing from Back End of Line (BEOL) perspective. Our findings open up a new pathway for accessing simultaneous overlay as well as process window and margins from a robust, high throughput and electrical measurement approach.
引用
收藏
页数:11
相关论文
共 50 条
[31]   Lithography Overlay Control Improvement using Patterned Wafer Geometry for sub 22 nm technology nodes [J].
Peterson, Joel ;
Rusk, Gary ;
Veeraraghavan, Sathish ;
Huang, Kevin ;
Koffas, Telly ;
Kimani, Peter ;
Sinha, Jaydeep .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXIX, 2015, 9424
[32]   Overlay and Edge Placement Control Strategies for the 7-nm node using EUV and ArF lithography [J].
Mulkens, Jan ;
Hanna, Michael ;
Wei, Hannah ;
Vaenkatesan, Vidya ;
Megens, Henry ;
Slotboom, Daan .
EXTREME ULTRAVIOLET (EUV) LITHOGRAPHY VI, 2015, 9422
[33]   Optimization of High Order Control including overlay, alignment and sampling [J].
Choi, Dongsub ;
Lee, Chulseung ;
Bang, Changjin ;
Cho, Daehee ;
Gil, Myunggoon ;
Izikson, Pavel ;
Yoon, Seugnhoon ;
Lee, Dohwa .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXII, PTS 1 AND 2, 2008, 6922 (1-2)
[34]   Improved overlay control through automated high order compensation [J].
Wakamoto, S. ;
Ishii, Y. ;
Yasukawa, K. ;
Sukegawa, A. ;
Maejima, S. ;
Kato, A. ;
Robinson, J. C. ;
Eichelberger, B. J. ;
Izikson, P. ;
Adel, M. .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXI, PTS 1-3, 2007, 6518
[35]   High-Volume Manufacturing Device Overlay Process Control [J].
Lee, Honggoo ;
Han, Sangjun ;
Woo, Jaeson ;
Lee, DongYoung ;
Song, ChangRock ;
Heo, Hoyoung ;
Brinster, Irina ;
Choi, DongSub ;
Robinson, John C. .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXXI, 2017, 10145
[36]   Magneto-lithography, a simple and inexpensive method for high-throughput, surface patterning [J].
Bardea, Amos ;
Yoffe, Alexander .
2016 IEEE INTERNATIONAL CONFERENCE ON THE SCIENCE OF ELECTRICAL ENGINEERING (ICSEE), 2016,
[37]   Two-layer critical dimensions and overlay process window characterization and improvement in full-chip computational lithography [J].
Sturtevant, John L. ;
Liubich, Vlad ;
Gupta, Rachit .
JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (02)
[38]   Study of submicron-resolution, high-accuracy overlay and large-field lithography for advanced packaging [J].
Shinoda, Ken-Ichiro ;
Shelton, Douglas ;
Mizutani, Masaki ;
Mori, Ken-Ichiro ;
Sudaa, Hiromi .
JOURNAL OF MICRO-NANOPATTERNING MATERIALS AND METROLOGY-JM3, 2024, 23 (01) :11004
[39]   Extreme high NA, high throughput scanner compatible 4 kHz KrF excimer laser for DUV lithography [J].
Matsunaga, T ;
Enami, T ;
Kakizaki, K ;
Saito, T ;
Tanaka, S ;
Nakarai, H ;
Inoue, T ;
Igarashi, T .
OPTICAL MICROLITHOGRAPHY XIV, PTS 1 AND 2, 2001, 4346 :1617-1626
[40]   CPE Run-to-Run Overlay Control for High Volume Manufacturing [J].
Subramany, Lokesh ;
Chung, Woong Jae ;
Gutjhar, Karsten ;
Garcia-Medina, Miguel ;
Sparka, Christian ;
Yap, Lipkong ;
Demirer, Onur ;
Karur-Shanmugam, Ramkumar ;
Riggs, Brent ;
Ramanathan, Vidya ;
Robinson, John C. ;
Pierson, Bill .
2015 26TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2015, :324-328