High Throughput Electrical Characterization for Robust Overlay Lithography Control

被引:0
作者
Devender, Devender [1 ]
Shen, Xumin [2 ]
Duggan, Mark [1 ]
Singh, Sunil [1 ]
Rullan, Jonathan [1 ]
Choo, Jae [1 ]
Mehta, Sohan [1 ]
Tang, Teck Jung [1 ]
Reidy, Sean [1 ]
Holt, Jonathan [2 ]
Kim, Hyung Woo [1 ]
Fox, Robert [1 ]
Sohn, D. K. [1 ]
机构
[1] GLOBALFOUNDRIES US Inc, Malta, NY 12020 USA
[2] PDF Solut, San Jose, CA 95110 USA
来源
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXXI | 2017年 / 10145卷
关键词
Overlay; Electrical Characterization; Lithography; Semiconductor;
D O I
10.1117/12.2260707
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Realizing sensitive, high throughput and robust overlay measurement is a challenge in current 14nm and advanced upcoming nodes with transition to 300mm and upcoming 450mm semiconductor manufacturing, where slight deviation in overlay has significant impact on reliability and yield. Exponentially increasing number of critical masks in multi-patterning litho-etch, litho-etch (LELE) and subsequent LELELE semiconductor processes require even tighter overlay specification .Here, we discuss limitations of current image- and diffraction- based overlay measurement techniques to meet these stringent processing requirements due to sensitivity, throughput and low contrast. We demonstrate a new electrical measurement based technique where resistance is measured for a macro with intentional misalignment between two layers. Overlay is quantified by a parabolic fitting model to resistance where minima and inflection points are extracted to characterize overlay control and process window, respectively. Analyses using transmission electron microscopy show good correlation between actual overlay performance and overlay obtained from fitting. Additionally, excellent correlation of overlay from electrical measurements to existing image- and diffraction- based techniques is found. We also discuss challenges of integrating electrical measurement based approach in semiconductor manufacturing from Back End of Line (BEOL) perspective. Our findings open up a new pathway for accessing simultaneous overlay as well as process window and margins from a robust, high throughput and electrical measurement approach.
引用
收藏
页数:11
相关论文
共 50 条
[21]   Automated optimized overlay sampling for high-order processing in double patterning lithography [J].
Koay, Chiew-seng ;
Colburn, Matthew E. ;
Izikson, Pavel ;
Robinson, John C. ;
Kato, Cindy ;
Kurita, Hiroyuki ;
Nagaswami, Venkat .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXIV, 2010, 7638
[22]   Optical wafer metrology sensors for process-robust CD and overlay control in semiconductor device manufacturing [J].
den Boef, Arie J. .
SURFACE TOPOGRAPHY-METROLOGY AND PROPERTIES, 2016, 4 (02)
[23]   Dynamic Down-Selection of Measurement Markers for Optimized Robust Control of Overlay Errors in Photolithography Processes [J].
Zhang, Huidong ;
Feng, Tianheng ;
Djurdjanovic, Dragan .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2022, 35 (02) :241-255
[24]   New advances with REBL for maskless high-throughput EBDW lithography [J].
Petric, Paul ;
Bevis, Chris ;
McCord, Mark ;
Carroll, Allen ;
Brodie, Alan ;
Ummethala, Upendra ;
Grella, Luca ;
Cheung, Anthony ;
Freed, Regina .
ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES III, 2011, 7970
[25]   Demonstration of Real Time pattern correction for high throughput maskless lithography [J].
Hakkennes, E. A. ;
Wiersma, A. D. ;
Hoving, M. ;
Venema, N. ;
Woutersen, S. ;
van de Peut, T. ;
Sanderse, M. ;
Wieland, M. J. .
ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES III, 2011, 7970
[26]   A Study of Feed-forward Strategies for Overlay Control in Lithography Processes Using CGS Technology [J].
Anberg, Doug ;
Owen, David M. ;
Lee, Byoung-Ho ;
Shetty, Shrinivas ;
Bouche, Eric .
2015 26TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2015, :395-400
[27]   Single-Mask Double-Patterning Lithography for Reduced Cost and Improved Overlay Control [J].
Ghaida, Rani S. ;
Torres, George ;
Gupta, Puneet .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2011, 24 (01) :93-103
[28]   High-speed mapping of inter-transistor overlay variations using active electrical metrology [J].
Ouyang, X ;
Berglund, CN ;
Pease, RFW .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XV, 2001, 4344 :506-514
[29]   Magneto-Lithography, a Simple and Inexpensive Method for High Throughput, Surface Patterning [J].
Bardea, Amos ;
Yoffe, A. .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (03) :439-444
[30]   Simultaneous critical dimension and overlay measurements on a SEM through target design for inline manufacturing lithography control [J].
Solecky, E ;
Morillo, JD .
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVIII, PTS 1 AND 2, 2004, 5375 :41-50