Thermal issues in next-generation integrated circuits

被引:121
作者
Gurrum, SP [1 ]
Suman, SK [1 ]
Joshi, YK [1 ]
Fedorov, AG [1 ]
机构
[1] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Atlanta, GA 30332 USA
关键词
chip-centric cooling; chip-to-ambient thermal resistance; electronic cooling; International Technology Roadmap for; Semiconductors (ITRS);
D O I
10.1109/TDMR.2004.840160
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The drive for higher performance has led to greater integration and higher clock frequency of microprocessor chips. This translates into higher heat dissipation and, therefore, effective cooling of electronic chips is becoming increasingly important for their reliable performance. In this paper, we systematically explore the limits for-heat removal from a model chip in various configurations. First, the heat removal from a bare chip by pure heat conduction and convection is studied to establish the theoretical limit of heat removal from a bare die bound by an infinite medium. This is followed by an analysis of heat removal from a packaged chip by evaluating the thermal resistance due to individual packaging elements. The analysis results allow us to identify the bottlenecks in the thermal performance of current generation packages, and to motivate lowering of thermal resistance through the board-side for efficient heat removal to meet ever increasing reliability and performance requirements.
引用
收藏
页码:709 / 714
页数:6
相关论文
共 18 条
[1]  
[Anonymous], 2001, INT TECHNOLOGY ROADM
[2]   Critical aspects of high-performance microprocessor packaging [J].
Atluri, VP ;
Mahajan, RV ;
Patel, PR ;
Mallik, D ;
Tang, J ;
Wakharkar, VS ;
Chrysler, GM ;
Chiu, CP ;
Choksi, GN ;
Viswanath, RS .
MRS BULLETIN, 2003, 28 (01) :21-34
[3]  
Banerjee K., 2001, Proceedings of ISPD'01. 2001 International Symposium on Physical Design, P230, DOI 10.1145/369691.369779
[4]   Design and optimization of air-cooled heat sinks for sustainable development [J].
Bar-Cohen, A ;
Iyengar, M .
IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2002, 25 (04) :584-591
[5]   Fundamental performance limits of heatsinks [J].
Copeland, DW .
JOURNAL OF ELECTRONIC PACKAGING, 2003, 125 (02) :221-225
[6]   Thermal conductivity measurements in printed wiring boards [J].
Graebner, JE ;
Azar, K .
JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 1997, 119 (03) :401-405
[7]   Analysis of a thermally enhanced ball grid array package [J].
Guenin, BM ;
Marrs, RC ;
Molnar, RJ .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART A, 1995, 18 (04) :749-757
[8]  
Gwinn JP, 2002, THERMAL CHALLENGES IN NEXT GENERATION ELECTRONIC SYSTEMS, P201
[9]  
HU X, 2004, ITHERM 04 LAS VEG NV
[10]  
INCROPERA FP, 2001, FUNAMENTALS HEAT MAS