Approximate Compressor Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing

被引:0
|
作者
Yang, Zhixi [1 ]
Yang, Jun [1 ]
Xing, Kefei [1 ]
Yang, Guang [1 ]
机构
[1] Natl Univ Def Technol, Coll Mechatron Engn & Automat, Changsha, Hunan, Peoples R China
关键词
compressor; multiplier; approximate circuit design; digital signal processing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplier is a fundamental component for digital signal processing (DSP) applications and takes up the most part of the resource utilization, namely power and area. Approximate circuitry architectures have been studied as innovative paradigm for reducing resource utilization for DSP systems. In this paper, the 4: 2 compressor based approximate multiplier architecture which uses both truncation and approximation of compressor is studied. A greedy selection algorithm is then proposed to identify the Pareto frontier to give the optimal accuracy-power tradeoff. A finite impulse response (FIR) filter is used as an assessment. The architecture proposed in this paper has achieved up to 21.03% and 27.72% saving on power and area for FIR filter case compared to conventional multiplier designs with a decrease of 0.3dB in output SNR.
引用
收藏
页码:740 / 744
页数:5
相关论文
共 50 条
  • [31] Power-Delay-Error-Efficient Approximate Adder for Error-Resilient Applications
    Kumar, Vinay
    Singh, Ankit
    Upadhyay, Shubham
    Kumar, Binod
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [32] OVERCOMING SHADOWING AND OCCLUSION IN IMAGERY WITH ERROR-RESILIENT PROCESSING
    Hsu, Charles
    DuBosq, Todd W.
    Moyer, Steven K.
    Flug, Eric
    Jenkins, Jeffrey
    Landa, Joseph S.
    Byrd, Kenneth
    Szu, Harold
    INDEPENDENT COMPONENT ANALYSES, COMPRESSIVE SAMPLING, WAVELETS, NEURAL NET, BIOSYSTEMS, AND NANOENGINEERING XII, 2014, 9118
  • [33] Design methodology for highly accurate approximate multipliers for error resilient applications
    Guturu, Sahith
    Kumar, Uppugunduru Anil
    Bharadwaj, S. Vignesh
    Ahmed, Syed Ershad
    COMPUTERS & ELECTRICAL ENGINEERING, 2023, 110
  • [34] Compressor based hybrid approximate multiplier architectures with efficient error correction logic
    Uppugunduru, Anil Kumar
    Bharadwaj, S. Vignesh
    Ahmed, Syed Ershad
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 104
  • [35] Approximate Computing for Energy-efficient Error-resilient Multimedia Systems
    Roy, Kaushik
    PROCEEDINGS OF THE 2013 IEEE 16TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2013, : 5 - 6
  • [36] ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications
    Garg, Bharat
    Sharma, G. K.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (04): : 479 - 489
  • [37] Error-resilient image compression based on JPEG
    Gandhi, PP
    Darlington, WE
    Dyckman, HL
    STILL-IMAGE COMPRESSION II, 1996, 2669 : 106 - 123
  • [38] Energy-efficient and Error-resilient Iterative Solvers for Approximate Computing
    Schoell, Alexander
    Braun, Claus
    Wunderlich, Hans-Joachim
    2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 237 - 239
  • [39] Area–Energy–Error Optimized Faithful Multiplier for Digital Signal Processing
    Kalaiselvi Sundaram
    Vijeyakumar Krishnasamy Natarajan
    Nagarajan Shanmugam
    Kousalya Manoharan
    Ramya Ramasamy
    Sriram Kumar
    Circuits, Systems, and Signal Processing, 2021, 40 : 6224 - 6241
  • [40] ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications
    Bharat Garg
    G. K. Sharma
    Journal of Electronic Testing, 2017, 33 : 479 - 489