Approaches to Area Efficient High-Performance Voltage-Controlled Oscillators in Nanoscale CMOS

被引:13
作者
Jha, Amit [1 ]
Yelleswarapu, Pavan [2 ]
Liao, Ken [3 ]
Yeap, Geoffrey [4 ]
Kenneth, K. O. [2 ]
机构
[1] Renesas Elect, San Jose, CA 95138 USA
[2] Univ Texas Dallas, Texas Analog Ctr Excellence, Silicon Integrated Microwave Circuits & Syst Grp, Richardson, TX 75080 USA
[3] Qualcomm Technol Inc, San Diego, CA 92121 USA
[4] TSMC R& Adv Technol, Hsinchu 300, Taiwan
关键词
Area efficiency; CMOS; current mode logic (CML); frequency scaling; inductor; phase noise; voltage-controlled oscillator; DESIGN; VCO;
D O I
10.1109/TMTT.2020.3032721
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By optimizing the design of the inductor of a voltage-controlled oscillator for performance without the area constraint and fully filling the area underneath the inductor with other necessary components, the voltage-controlled oscillator performance, including area efficiency, can be simultaneously optimized. In addition to varactors and cross-coupled transistor pairs, a current source, VCO buffers, frequency dividers, and MOS bypass capacitors can be placed underneath an inductor of a VCO. Exploiting this, a 4.3-5.6-GHz VCO with an area of 14 400 mu m(2) and FOMA and FOMTA of -202 and -210 dBc/Hz, respectively, have been demonstrated in a 65-nm CMOS process. The VCO performance is further improved by using nMOS-pMOS cross-coupled pairs and operating at 16-19 GHz, which are near the frequency at which the LC tank Q is near the maximum for the process. The output is frequency divided by four to generate signals at 4-4.8 GHz. These reduce the circuit area by similar to 3X. The circuit including all the components including a frequency divide-by-four circuit achieves FOMA and FOMTA of -209 and -214 dBc/Hz, respectively.
引用
收藏
页码:147 / 156
页数:10
相关论文
共 25 条
[1]  
[Anonymous], 2012, RF MICROELECTRONICS
[2]   A 21-GHz 8-modulus prescaler and a 20-GHz phase-locked loop fabricated in 130-nm CMOS [J].
Ding, Yanping ;
O, Kenneth K. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (06) :1240-1249
[3]  
Guo H, 2019, ISSCC DIG TECH PAP I, V62, P410, DOI 10.1109/ISSCC.2019.8662470
[4]   Design issues in CMOS differential LC oscillators [J].
Hajimiri, A ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :717-724
[5]   A Low-Flicker-Noise 30-GHz Class-F23 Oscillator in 28-nm CMOS Using Implicit Resonance and Explicit Common-Mode Return Path [J].
Hu, Yizhe ;
Siriburanon, Teerachot ;
Staszewski, Robert Bogdan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (07) :1977-1987
[6]   A CMOS self-regulating VCO with low supply sensitivity [J].
Hwang, IC ;
Kim, C ;
Kang, SM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) :42-48
[7]  
Jan C.-H., 2010, EL DEV M IEDM 2010 I, P27
[8]  
Jha A., 2016, 2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits), DOI 10.1109/VLSIC.2016.7573540
[9]  
Jha A, 2014, IEEE RAD FREQ INTEGR, P421, DOI 10.1109/RFIC.2014.6851757
[10]  
Kapur S, 2010, IEEE CUST INTEGR CIR