Ultra-Low power and High Speed Design and Implementation of AES and SHA1 Hardware cores in 65 Nanometer CMOS Technology

被引:0
|
作者
Ge, Feng [1 ]
Jain, Pranjal [1 ]
Choi, Ken [1 ]
机构
[1] IIT, Dept Elect & Comp Engn, Chicago, IL 60616 USA
来源
2009 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY | 2009年
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper describes a design and implementation of low-power and high-speed security hardware cores for the Advanced Encryption Standard (AES) and the Secure Hash Algorithm (SHA1). We propose three Register Transfer Level (RTL) circuit techniques, namely, Application Specific Register Reduction (ASRR), Locally Explicit Clock Enabling (LECE), and Bus Specific Clock (BSC). LECE and BSC can be used directly to any ASIC design flow and can be applied for any technology nodes. With 65 nanometer industry technology, our proposed schemes demonstrated at RTL and gate level that for AES, 44.57% total power reduction (dynamic and cell leakage power), 10.43% area reduction, and 5.78 Gbps throughput with 452 MHz circuit speed are achieved and for SHA1, 63.26% total power reduction, 12.72% area reduction with 1.28 GHz circuit speed are achieved.
引用
收藏
页码:403 / 408
页数:6
相关论文
共 50 条
  • [1] Design of ultra-low power AES encryption cores with silicon demonstration in SOTB CMOS process
    Hoang, V-P
    Dao, V-L
    Pham, C-K
    ELECTRONICS LETTERS, 2017, 53 (23) : 1512 - 1513
  • [2] Implementation of a Low-Power Driver in 65 Nanometer CMOS Technology
    Abed, Khalid H.
    Idris, Mohamed M.
    IEEE SOUTHEASTCON 2011: BUILDING GLOBAL ENGINEERS, 2011, : 232 - 236
  • [3] The Design of Ultra Low Power CMOS CGLNA in Nanometer Technology
    Kavyashree, P.
    Yellampalli, Siva S.
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 15 - 19
  • [4] A 2.4 GHz CMOS Ultra Low Power Low Noise Amplifler Design with 65 nm CMOS Technology
    Koo, MinSuk
    Jung, Hakchul
    Song, Ickhyun
    Jhon, Hee-Sauk
    Shin, Hyungcheol
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1480 - 1483
  • [5] Bulk CMOS device optimization for high-speed and ultra-low power operations
    Bero, Brent
    Nyathi, Jabulani
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 221 - +
  • [6] Design and simulation of an ultra-low power high performance CMOS logic: DMTGDI
    Pashaki, Elahe Rastegar
    Shalchian, M.
    INTEGRATION-THE VLSI JOURNAL, 2016, 55 : 194 - 201
  • [7] Minimization of digital logic gates and ultra-low power AES encryption core in 180CMOS technology
    Nandan, V
    Rao, R. Gowri Shankar
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 74 (74)
  • [8] Design, development and implementation of a low power and high speed pipeline A/D converter in submicron CMOS technology
    Khan, Muhammad Imran
    Qamar, Affaq
    Shabbir, Faisal
    Shoukat, Rizwan
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (12): : 6005 - 6014
  • [9] Design, development and implementation of a low power and high speed pipeline A/D converter in submicron CMOS technology
    Muhammad Imran Khan
    Affaq Qamar
    Faisal Shabbir
    Rizwan Shoukat
    Microsystem Technologies, 2017, 23 : 6005 - 6014
  • [10] Design of an ultra-low power SA-ADC with medium/high resolution and speed
    Agnes, Andrea
    Bonizzoni, Edoardo
    Maloberti, Franco
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1 - 4