An SDRAM-Aware Router for Networks-on-Chip

被引:0
作者
Jang, Wooyoung [1 ]
Pan, David Z. [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
来源
DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2 | 2009年
关键词
Networks-on-Chip; router; flow control; memory;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present an NoC (Networks-on-Chip) router with an SDRAM-aware flow control. Based on a priority-based arbitration, it schedules packets to improve memory utilization and reduce memory latency. Moreover, our multi-scheduling scheme performed by the multiple SDRAM-aware routers helps to achieve better SDRAM performance and save the hardware cost of NoC platform. Experimental results show that our SDRAM-aware router improves memory latency by 18% and memory utilization by 4.9% on average with over 42% saving of gate count of the NoC platform with dual memory subsystem.
引用
收藏
页码:800 / 805
页数:6
相关论文
共 19 条
[1]  
[Anonymous], P CODES ISSS
[2]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[3]  
Dally W., 2001, P DES AUT C
[4]  
Dally WJ., 2004, PRINCIPLES PRACTICES
[5]  
*DEN, DEN DAT DRAM MEM CON
[6]  
HEITHECKER S., 2005, P DES AUT C
[7]   Memory scheduling for modern microprocessors [J].
Hur, Ibrahim ;
Lin, Calvin .
ACM TRANSACTIONS ON COMPUTER SYSTEMS, 2007, 25 (04)
[8]  
Kwon W., 2008, P DATE
[9]  
Kwon W., 2008, P DAC
[10]  
LI F, 2006, P INT S COMP ARCH IS