An RDL-First Fan-Out Panel-Level Package for Heterogeneous Integration Applications

被引:11
|
作者
Lin, Yu-Min [1 ,2 ]
Wu, Sheng-Tsai [1 ]
Wang, Chun-Min [3 ]
Lee, Chia-Hsin [2 ,4 ]
Huang, Shin-Yi [1 ]
Lin, Ang-Ying [1 ]
Chang, Tao-Chih [1 ]
Lin, Puru Bruce [3 ]
Ko, Cheng-Ta [3 ]
Chen, Yu-Hua [3 ]
Su, Jay [4 ]
Liu, Xiao [4 ]
Prenger, Luke [4 ]
Chen, Kuan-Neng [1 ,2 ]
机构
[1] Ind Technol Res Inst, Elect & Optoelect Syst Res Labs, Hsinchu, Taiwan
[2] Natl Chiao Tung Univ, Hsinchu, Taiwan
[3] Unimicron Technol Corp, Taoyuan, Taiwan
[4] Brewer Sci Inc, Brewer Sci Taiwan, Taipei, Taiwan
关键词
Fan-out panel-level packaging; FO-WLP; Process development; finite element analysis (FEA); warpage;
D O I
10.1109/ECTC.2019.00225
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technologies of Fan-outpanel-level packaging (FOPLP) are studies in this paper. First, the warpage control of a molded panel is a crucial problem for FOWLP technology development. In this paper, finite element analysis (FEA) is applied to study the influence of back end of the line (BEOL) process-induced warpage, as well as characterization for simulation, and investigation of each single process. In our process, a liquid release material is coated onto a 370 mm x 470 mm glass carrier. After baking, three layers of redistribution layer (RDL), passivation, and Cu leads are fabricated on the panel with coating, exposing, developing, lithography, and electroplating processes. Silicon test chips with a size of 16 mm x 10 mm and micro solder bumps with a pitch of 90 mu m are thinned down to 150 mu m. Test chips are then flip-chip bonded onto glass carrier with pre-bond and reflow proces. After panel molding, a laser debonding method, another key technology advancement, is utilized for panel debond. Debond performance, which is directly related to laser parameter and panel-level package (PLP) structure, is critical. After debonding, the molded panel is cleaned, followed by dicing and OSP coating processes, and then the electrical performance of the interconnection is evaluated. Reliability tests at the component level, such as pre-condition, thermal cycling test (TCT), and unbiased HAST (uHAST), are performed. The demonstration of RDL-first PLP technology without interposers proves its great potential in heterogeneous integration applications.
引用
收藏
页码:1463 / 1469
页数:7
相关论文
共 50 条
  • [21] Novel Temporary Adhesive Materials for RDL-First Fan-Out Wafer-Level Packaging
    Zhang, Hong
    Liu, Xiao
    Rickard, Shawna
    Puligadda, Rama
    Flaim, Tony
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1931 - 1936
  • [22] Fan-out panel-level package warpage and reliability analyses considering the fabrication process
    Liang, Chia-Wei
    Sung, Yu-Chi
    Hwang, Sheng-Jye
    Shih, Ming-Hsiang
    Liao, Wen-Hsiang
    Lin, Te-Hsun
    Yang, Dong-Yan
    JOURNAL OF MANUFACTURING PROCESSES, 2024, 119 : 649 - 665
  • [23] New RDL-First PoP Fan-Out Wafer-Level Package Process with Chip-to-Wafer Bonding Technology
    Son, SeungNam
    Khim, DongHyun
    Yun, SeokHun
    Park, JunHwan
    Jeong, EunTaek
    Yi, JiHun
    Yoo, JinKun
    Yang, KiYeul
    Yi, MinJae
    Lee, SangHyoun
    Do, WonChul
    Khim, JinYoung
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1910 - 1915
  • [24] High Performance Heterogeneous Integration on Fan-out RDL Interposer
    Chen, Shuo-Mao
    Yew, M. C.
    Hsu, F. C.
    Huang, Y. J.
    Lin, Y. H.
    Liu, M. S.
    Lee, K. C.
    Lai, P. C.
    Lai, T. M.
    Jen, Shin-Puu
    2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T52 - T53
  • [25] Fine RDL patterning technology for heterogeneous packages in fan-out panel level packaging
    Kim, Youngmin
    Jeon, Yoon Young
    Lee, Sangyun
    Lee, Hyun-Dong
    Lee, Changbo
    Kim, Minju
    Oh, Joon Seok
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 717 - 722
  • [26] Thermal cycling test and simulation of fan-out chip-last panel-level packaging for heterogeneous integration
    Lau J.H.
    Ko C.-T.
    Peng C.-Y.
    Yang K.-M.
    Xia T.
    Lin P.B.
    Chen J.-J.
    Huang P.-C.
    Tseng T.-J.
    Lin E.
    Chang L.
    Lin C.
    Fan Y.-J.
    Liu H.-N.
    Lu W.
    Journal of Microelectronics and Electronic Packaging, 2021, 18 (02): : 29
  • [27] ESD Protection Design for Fan-Out Panel-Level Packaging
    Lin, Chun-Yu
    Hsieh, Chia-You
    Dai, Zih-Jyun
    Lai, Yu-Hsuan
    2022 INTERNATIONAL EOS/ESD SYMPOSIUM ON DESIGN AND SYSTEM (IEDS), 2022,
  • [28] Additive fan-out panel-level processing of MOSFET devices
    Rubingh, Eric
    Smits, Edsger C. P.
    Chiappini, Francesca
    Kusters, Roel
    Verduci, Tindara
    de Sousa, Jackson Gualberto
    Bel, Thijs
    't Mannetje, Hero
    van den Brand, Jeroen
    Farrugia, Mark-Luke
    2024 IEEE 10TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, ESTC 2024, 2024,
  • [29] Development and Demonstration on Process-Oriented Warpage Simulation Methodology of Fan-Out Panel-Level Package in Multilevel Integration
    Lee, Chang-Chun
    Chang, Che-Pei
    Huang, Pei-Chen
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (12): : 2016 - 2023
  • [30] Simulation and experiment on warpage of heterogeneous integrated fan-out panel level package
    Xu, Guoliang
    Sun, Chao
    Ding, Jiaqi
    Liu, Sheng
    Kuang, Ziliang
    Liu, Li
    Chen, Zhiwen
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1044 - 1049