An RDL-First Fan-Out Panel-Level Package for Heterogeneous Integration Applications

被引:11
作者
Lin, Yu-Min [1 ,2 ]
Wu, Sheng-Tsai [1 ]
Wang, Chun-Min [3 ]
Lee, Chia-Hsin [2 ,4 ]
Huang, Shin-Yi [1 ]
Lin, Ang-Ying [1 ]
Chang, Tao-Chih [1 ]
Lin, Puru Bruce [3 ]
Ko, Cheng-Ta [3 ]
Chen, Yu-Hua [3 ]
Su, Jay [4 ]
Liu, Xiao [4 ]
Prenger, Luke [4 ]
Chen, Kuan-Neng [1 ,2 ]
机构
[1] Ind Technol Res Inst, Elect & Optoelect Syst Res Labs, Hsinchu, Taiwan
[2] Natl Chiao Tung Univ, Hsinchu, Taiwan
[3] Unimicron Technol Corp, Taoyuan, Taiwan
[4] Brewer Sci Inc, Brewer Sci Taiwan, Taipei, Taiwan
来源
2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2019年
关键词
Fan-out panel-level packaging; FO-WLP; Process development; finite element analysis (FEA); warpage;
D O I
10.1109/ECTC.2019.00225
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technologies of Fan-outpanel-level packaging (FOPLP) are studies in this paper. First, the warpage control of a molded panel is a crucial problem for FOWLP technology development. In this paper, finite element analysis (FEA) is applied to study the influence of back end of the line (BEOL) process-induced warpage, as well as characterization for simulation, and investigation of each single process. In our process, a liquid release material is coated onto a 370 mm x 470 mm glass carrier. After baking, three layers of redistribution layer (RDL), passivation, and Cu leads are fabricated on the panel with coating, exposing, developing, lithography, and electroplating processes. Silicon test chips with a size of 16 mm x 10 mm and micro solder bumps with a pitch of 90 mu m are thinned down to 150 mu m. Test chips are then flip-chip bonded onto glass carrier with pre-bond and reflow proces. After panel molding, a laser debonding method, another key technology advancement, is utilized for panel debond. Debond performance, which is directly related to laser parameter and panel-level package (PLP) structure, is critical. After debonding, the molded panel is cleaned, followed by dicing and OSP coating processes, and then the electrical performance of the interconnection is evaluated. Reliability tests at the component level, such as pre-condition, thermal cycling test (TCT), and unbiased HAST (uHAST), are performed. The demonstration of RDL-first PLP technology without interposers proves its great potential in heterogeneous integration applications.
引用
收藏
页码:1463 / 1469
页数:7
相关论文
共 20 条
  • [1] [Anonymous], 2018 7 EL SYST INT T
  • [2] [Anonymous], 2018 INT WAF LEV PAC
  • [3] [Anonymous], 2012, EL COMP TEC C
  • [4] [Anonymous], 2018 IEEE 68 EL COMP
  • [5] [Anonymous], 2018 INT WAF LEV PAC
  • [6] Chang HD, 2014, ELEC COMP C, P947, DOI 10.1109/ECTC.2014.6897402
  • [7] Che FX, 2015, 17 IEEE ELECT PACKAG
  • [8] Gunji K, 2018, EL PACKAG TECH CONF, P561, DOI 10.1109/EPTC.2018.8654316
  • [9] Fine Pitch Chip Interconnection Technology for 3D Integration
    Hwang, Jihwan
    Kim, Jongyeon
    Kwon, Woonseong
    Kang, Unbyoung
    Cho, Taeje
    Kang, Sayoon
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1399 - 1403
  • [10] Fan-out Panel Level Package with Fine Pitch Pattern
    Kim, Jinyoung
    Choi, Ikjun
    Park, JunHyeong
    Lee, Jae-Ean
    Jeong, TaeSung
    Byun, Jungsoo
    Ko, YoungGwan
    Hur, Kangheon
    Kim, Dea-Woo
    Oh, Kyung Suk
    [J]. 2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 52 - 57