High Performance Error Tolerant Adders for Image Processing Applications

被引:13
作者
Jothin, R. [1 ]
Vasanthanayaki, C. [2 ]
机构
[1] KGiSL Inst Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
[2] Govt Coll Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Approximate; Energy efficiency; FPGA; High speed; HPETA; MBAFA; Multiplexer; PSNR;
D O I
10.1080/03772063.2018.1535920
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we proposed High Performance Error Tolerant Adders (HPETA) which have an efficient design and quality metrics for inexact computing applications. To achieve high performance, Multiplexer Based Approximate Full Adders (MBAFA) are proposed in the inaccurate part of the HPETA design. High speed, energy and area efficiency have been achieved by the critical path delay reduction and the number of gate-level logic reduction. The performances of the proposed MBAFA and HPETA are investigated by comparing its speed, area, power and accuracy parameters with those of other existing error tolerant adder structures. The investigation of these designs is performed in the Cadence Encounter software using the Application Specific Integration Circuits (ASIC) TSMC 90-nm technology library. From the Simulation results, the proposed MBAFA-I based HPETA-I adder exhibits high speed, area efficiency, low power consumption, less Area-Delay Product (ADP) and 56.25%, 47.98%, 37.58%, 34.03%, 39.32% lesser Power-Delay Product (PDP) than the existing conventional CSLA, SAET-CSLA, ETCSLA, HSETA, HSSSA, respectively.
引用
收藏
页码:205 / 216
页数:12
相关论文
共 17 条
  • [1] Statistical Error Analysis for Low Power Approximate Adders
    Ayub, Muhammad Kamran
    Hasan, Osman
    Shafique, Muhammad
    [J]. PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [2] Borade Rupali, 2018, IETE Journal of Education, V59, P5, DOI 10.1080/09747338.2018.1450648
  • [3] High Speed Error Tolerant Adder for Multimedia Applications
    Geetha, S.
    Amritvalli, P.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (05): : 675 - 688
  • [4] Low-Power Digital Signal Processing Using Approximate Adders
    Gupta, Vaibhav
    Mohapatra, Debabrata
    Raghunathan, Anand
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) : 124 - 137
  • [5] Real-Time H.264 Video Encoding in Software with Fast Mode Decision and Dynamic Complexity Control
    Ivanov, Yuri V.
    Bleakley, C. J.
    [J]. ACM TRANSACTIONS ON MULTIMEDIA COMPUTING COMMUNICATIONS AND APPLICATIONS, 2010, 6 (01)
  • [6] High Speed Energy Efficient Static Segment Adder for Approximate Computing Applications
    Jothin, R.
    Vasanthanayaki, C.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (01): : 125 - 132
  • [7] High Performance Significance Approximation Error Tolerance Adder for Image Processing Applications
    Jothin, R.
    Vasanthanayaki, C.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (03): : 377 - 383
  • [8] Kelly DR, 2005, LECT NOTES COMPUT SC, V3740, P353
  • [9] Speeding up processing with approximation circuits
    Lu, SL
    [J]. COMPUTER, 2004, 37 (03) : 67 - +
  • [10] Bio-Inspired Imprecise Computational Blocks for Efficient VLSI Implementation of Soft-Computing Applications
    Mahdiani, H. R.
    Ahmadi, A.
    Fakhraie, S. M.
    Lucas, C.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (04) : 850 - 862