Dynamic Ternary Content-Addressable Memory Is Indeed Promising: Design and Benchmarking Using Nanoelectromechanical Relays

被引:0
作者
Zhong, Hongtao [1 ]
Cao, Shengjie [1 ]
Yang, Huazhong [1 ]
Li, Xueqing [1 ]
机构
[1] Tsinghua Univ, BNRist, Dept Elect Engn, Beijing, Peoples R China
来源
PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021) | 2021年
关键词
Ternary content addressable memory (TCAM); low-power; NEM relay; beyond-CMOS; dynamic memory; TCAM; CAM;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Ternary content addressable memory (TCAM) has been a critical component in caches, routers, etc., in which density, speed, power efficiency, and reliability are the major design targets. There have been the conventional low-write-power but bulky SRAM-based TCAM design, and also denser but less reliable or higher-write-power TCAM designs using nonvolatile memory (NVM) devices. Meanwhile, some TCAM designs using dynamic memories have been also proposed. Although dynamic design TCAM is denser than CMOS SRAM TCAM and more reliable than NVM TCAM, the conventional row-by-row refresh operations land up with a bottleneck of interference with normal TCAM activities. Therefore, this paper proposes a custom low-power dynamic TCAM using nanoelectromechanical (NEM) relay devices utilizing one-shot refresh to solve the memory refresh problem. By harnessing the unique NEM relay characteristics with a proposed novel cell structure, the proposed TCAM occupies a small footprint of only 3 transistors (with two NEM relays integrated on the top through the back-end-of-line process), which significantly outperforms the density of 16-transistor SRAM-based TCAM. In addition, evaluations show that the proposed TCAM improves the write energy efficiency by 2.31x, 131x, and 13.5x over SRAM, RRAM, and FeFET TCAMs, respectively; The search energy-delay-product is improved by 12.7x, 1.30x, and 2.83x over SRAM, RRAM, and FeFET TCAMs, respectively.
引用
收藏
页码:1100 / 1103
页数:4
相关论文
共 50 条
  • [41] Interrogation Properties of Ternary Content Addressable Memory Using a CMOS-SRAM Cell
    Hayakawa, Sho
    Yoshida, Masahiro
    PROCEEDINGS OF THE 2016 SAI COMPUTING CONFERENCE (SAI), 2016, : 1361 - 1364
  • [42] A ternary content-addressable memory (TCAM) based on 4T static storage and including a current-race sensing scheme
    Arsovski, I
    Chandler, T
    Sheikholeslami, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 155 - 158
  • [43] Dual bit control low-power dynamic content addressable memory design for IoT applications
    Satti, V. V. Satyanarayana
    Sriadibhatla, Sridevi
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (02) : 1274 - 1283
  • [44] Low Power High Speed Ternary Content Addressable Memory Design using 8 MOSFETs and 4 Memristors - Hybrid Structure
    Tabassum, Shawana
    Parveen, Farhana
    Harun-ur Rashid, A. B. M.
    2014 INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2014, : 168 - 171
  • [45] LEMPEL-ZIV-TYPE HIGH-SPEED DATA-COMPRESSION CIRCUIT USING CONTENT-ADDRESSABLE MEMORY
    SATOH, A
    NIIJIMA, H
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1995, 78 (07): : 60 - 67
  • [46] A novel ternary content addressable memory design based on resistive random access memory with high intensity and low search energy
    Han, Runze
    Shen, Wensheng
    Huang, Peng
    Zhou, Zheng
    Liu, Lifeng
    Liu, Xiaoyan
    Kang, Jinfeng
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [47] CMOS-Integrated Ternary Content Addressable Memory using Nanocavity CBRAMs for High Sensing Margin
    Hyun, Gihwan
    Alimkhanuly, Batyrbek
    Seo, Donguk
    Lee, Minwoo
    Bae, Junseong
    Lee, Seunghyun
    Patil, Shubham
    Hwang, Youngcheol
    Kadyrov, Arman
    Yoo, Hyungyu
    Devnath, Anupom
    Lee, Yoonmyung
    Lee, Seunghyun
    SMALL, 2024, 20 (34)
  • [48] An innovative design of spin transfer torque based ternary content addressable memory with match line sense amplifier
    Yatheesh, K. C.
    Prasad, M. J. Shanti
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (03) : 637 - 647
  • [49] Design of Low Power Memory Architecture Using 4T Content Addressable Memory Cell
    Ramakrishna, Pasula
    Rajendar, S.
    Malladhi, Nagarjuna
    2017 4TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2017,
  • [50] A Fully Parallel Content Addressable Memory Design Using Multi-Bank Structure
    Jiang, Shixiong
    Saravanan, Vijayalakshmi
    Yan, Pengzhan
    Sridhar, Ramalingam
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 338 - 343