An Automatic Comparator Offset Calibration for High-Speed Flash ADCs in FDSOI CMOS Technology

被引:0
|
作者
Feng, Yulang [1 ]
Fan, Qingjun [1 ]
Deng, Hao [1 ]
Chen, Jeffrey [2 ]
Zhang, Runxi [3 ]
Bikkina, Phaneendra [4 ]
Chen, Jinghong [1 ]
机构
[1] Univ Houston, Dept Elect & Comp Engn, Houston, TX 77004 USA
[2] St Marks Sch Texas, Dallas, TX 75230 USA
[3] East China Normal Univ, Inst Microelect Circuits & Syst, Shanghai 200241, Peoples R China
[4] Alphacore Inc, Tempe, AZ 85281 USA
来源
2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS) | 2020年
关键词
High-speed comparator; offset calibration; FDSOI; flash ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an automatic comparator offset calibration scheme for designing high-speed flash analog-to-digital data converters (ADCs). It leverages the threshold voltage control capability via back-gate in FDSOI CMOS technology and thus does not require extra transistor pairs or capacitive loads, avoiding comparator speed degradation. An automatic calibration approach employing a successive approximation algorithm (SAA) is also developed. The comparator along with the calibration circuit are designed in a 28-nm FDSOI CMOS process. Simulation results show that the design achieves a resolution of 1.84 mV and a calibration range of +/- 58 mV with a power consumption of 440 mu W under a 1V power supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A high-speed dynamic comparator with automatic offset calibration
    Tsirmpas, George
    Kontelis, Spyros
    Souliotis, George
    Plessas, Fotis
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 186
  • [2] Bulk Voltage Trimming Offset Calibration for High-Speed Flash ADCs
    Yao, Junjie
    Liu, Jin
    Lee, Hoi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (02) : 110 - 114
  • [3] An improved low offset latch comparator for high-speed ADCs
    Sadeghipour, Khosrov Dabbagh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) : 205 - 212
  • [4] An improved low offset latch comparator for high-speed ADCs
    Khosrov Dabbagh Sadeghipour
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 205 - 212
  • [5] A Low-Power Reduced Kick-Back Comparator with Improved Calibration for High-Speed Flash ADCs
    Torfs, Guy
    Li, Zhisheng
    Bauwelinck, Johan
    Yin, Xin
    Vandewege, Jan
    Van Der Plas, Geert
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (10): : 1328 - 1330
  • [6] A high-speed analog comparator in 0.5μ CMOS technology
    Mahdy, A.
    Rassoul, R. A.
    Hamdy, N.
    PROCEEDINGS OF THE 25TH NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2008, 2008, : U683 - U689
  • [7] Low-Offset High-Speed CMOS Dynamic Voltage Comparator
    Gandhi, Priyesh P.
    Devashrayee, Niranjan M.
    INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 209 - 217
  • [8] A New Offset Cancelled Latch Comparator for High-Speed, Low-Power ADCs
    Dabbagh-Sadeghipour, Khosrov
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 13 - 16
  • [9] High Speed Low Power Voltage Comparator in 0.18μm CMOS Process for Flash ADCs
    Aghabeigi, Hadi
    Jafaripanah, Mehdi
    2017 IEEE 4TH INTERNATIONAL CONFERENCE ON KNOWLEDGE-BASED ENGINEERING AND INNOVATION (KBEI), 2017, : 418 - 421
  • [10] Offset Mismatch Calibration for TI-ADCs In High-Speed OFDM Systems
    Vo-Trung-Dung Huynh
    Noels, Nele
    Steendam, Heidi
    2015 IEEE SYMPOSIUM ON COMMUNICATIONS AND VEHICULAR TECHNOLOGY IN THE BENELUX (SCVT), 2015,