Effects of Metal-Interlayer-Semiconductor Source/Drain Contact Structure on n-Type Germanium Junctionless FinFETs

被引:6
作者
Jung, Seung-Geun [1 ]
Kim, Seung-Hwan [1 ]
Kim, Gwang-Sik [1 ]
Yu, Hyun-Yong [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
关键词
3-D technology computer aided design (TCAD) simulation; CMOS; germanium; interlayer; junctionless FET; DEVICE DESIGN; TRANSISTORS; PERFORMANCE;
D O I
10.1109/TED.2018.2847418
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the effects of a metalinterlayer- semiconductor (MIS) source/drain (S/D) structure with a heavily doped interlayer on enhancement-mode n-type germanium (Ge) junctionless FinFETs (JLFETs) are demonstrated via 3-D technology computer aided design simulation. N-type Ge JLFETs using metal-semiconductor (MS) S/D structures face difficulty in operating in the enhancement mode, as severe Fermi-level pinning (FLP) triggers extremely high off-state current (IOFF) and extremely low on-state current (ION). The MIS S/D structure can solve these problemsbymitigatingFLP. In the simulation of an n-type Ge JLFET with the MIS S/D structure, IOFF of 9.42x10(-10) A/mu m, ION of 6.09x10(-4) A/mu m, and subthreshold slope of 65.38mV/dec are achieved. The performance of the device for different channel-doping concentrations and fin dimensions is also evaluated. Thus, anMIS S/D structure with a heavily doped interlayer can effectively strengthen the performances of n-typeGe JLFETs beyond the sub-7-nm technology node.
引用
收藏
页码:3136 / 3141
页数:6
相关论文
共 20 条
[1]  
[Anonymous], 2013, Sentaurus Device User
[2]   Simulation of junctionless Si nanowire transistors with 3 nm gate length [J].
Ansari, Lida ;
Feldman, Baruch ;
Fagas, Giorgos ;
Colinge, Jean-Pierre ;
Greer, James C. .
APPLIED PHYSICS LETTERS, 2010, 97 (06)
[3]  
Arnold M. K., 2007, THESIS
[4]  
Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/nnano.2010.15, 10.1038/NNANO.2010.15]
[5]   Contact resistivity reduction through interfacial layer doping in metal-interfacial layer-semiconductor contacts [J].
Gupta, Shashank ;
Manik, Prashanth Paramahans ;
Mishra, Ravi Kesh ;
Nainani, Aneesh ;
Abraham, Mathew C. ;
Lodha, Saurabh .
JOURNAL OF APPLIED PHYSICS, 2013, 113 (23)
[6]   A New Analytical Subthreshold Potential/Current Model for Quadruple-Gate Junctionless MOSFETs [J].
He, Linfeng ;
Chiang, Te-Kuang ;
Liou, Juin J. ;
Zheng, Wenchao ;
Liu, Zhiwei .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (06) :1972-1978
[7]   Electrical TCAD Simulations of a Germanium pMOSFET Technology [J].
Hellings, Geert ;
Eneman, Geert ;
Krom, Raymond ;
De Jaeger, Brice ;
Mitard, Jerome ;
De Keersgieter, An ;
Hoffmann, Thomas ;
Meuris, Marc ;
De Meyer, Kristin .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) :2539-2546
[8]  
ITRS Denver CO USA, 2014, INT TECHNOLOGY ROADM
[9]   Performance Evaluation of Silicon and Germanium Ultrathin Body (1 nm) Junctionless Field-Effect Transistor With Ultrashort Gate Length (1 nm and 3 nm) [J].
Jhan, Yi-Ruei ;
Thirunavukkarasu, Vasanthan ;
Wang, Cheng-Ping ;
Wu, Yung-Chun .
IEEE ELECTRON DEVICE LETTERS, 2015, 36 (07) :654-656
[10]   Ambipolar Leakage Suppression in Ge n-channel Schottky Barrier MOSFET [J].
Kale, Sumit ;
Kondekar, Pravin Neminath .
IETE JOURNAL OF RESEARCH, 2015, 61 (04) :323-328