A Fast Power Efficient Equalization-Based Digital Background Calibration Technique for Pipelined ADC

被引:0
作者
Abou-El-Kheir, Nahla T. [1 ]
Khedr, Mohammed Essam [1 ]
Abbas, Mohamed [2 ]
机构
[1] Arab Acad Sci & Technol, Elect & Commun Dept, Alexandria, Egypt
[2] Assiut Univ, Fac Engn, Dept Elect Engn, Assiut, Egypt
来源
2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES) | 2014年
关键词
pipelined analog-to-digital converters; background calibration; least mean squares; variable step size; ALGORITHM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A signed variable step size least mean squares (SVSS-LMS) technique is used to boost the convergence rate of digital background calibration for pipelined analog-to-digital converters (ADC). The technique is used to compensate for most known errors, including nonlinear OpAmp gain imperfections, capacitor mismatch and comparator offset. A 12-bit ADC Simulink model is established to verify the technique. Convergence occurs after 5.8K cycle with 42% enhancement over fixed step size LMS. A 22.6% power reduction is achieved as a result of calculation reduction. The proposed technique exhibits improvements in peak DNL from 1 to 0.7 LSB and INL from 33.2 to 2.3 LSB. At a frequency of 100 Msample/s, both SFDR and SNDR reveal noticeable enhancements from 41.6 to 83.1 dB and from 39 to 68.6dB respectively.
引用
收藏
页码:108 / 112
页数:5
相关论文
共 14 条
  • [1] Abou-El-Kheir N. T., 2012, IEEE INT C IC DES TE
  • [2] A robust variable step-size LMS-type algorithm: Analysis and simulations
    Aboulnasr, T
    Mayyas, K
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1997, 45 (03) : 631 - 639
  • [3] An 11-bit 45 MS/s pipelined ADC with rapid calibration of DAC errors in a multibit pipeline stage
    Ahmed, Imran
    Johns, David A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (07) : 1626 - 1637
  • [4] [Anonymous], 2013, IEEE T VERY LARGE SC
  • [5] Least mean square adaptive digital background calibration of pipelined analog-to-digital converters
    Chiu, Y
    Tsang, CW
    Nikolic, B
    Gray, PR
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01): : 38 - 46
  • [6] Farahani B. J., 2008, IEEE COMP SOC ANN S, P111
  • [7] A simple variable step size LMS adaptive algorithm
    Haweel, TI
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2004, 32 (06) : 523 - 536
  • [8] Haykin S. S., 2005, ADAPTIVE FILTER THEO
  • [9] A VARIABLE STEP SIZE LMS ALGORITHM
    KWONG, RH
    JOHNSTON, EW
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1992, 40 (07) : 1633 - 1642
  • [10] Background digital calibration techniques for pipelined ADC's
    Moon, UK
    Song, BS
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (02): : 102 - 109