Gate-source-drain architecture impact on DC and RF performance of sub-100-nm elevated source/drain NMOS transistors

被引:10
|
作者
Jeamsaksiri, W
Jurczak, M
Grau, L
Linten, D
Augendre, E
De Potter, M
Rooyackers, R
Wambacq, P
Badenes, G
机构
[1] Interuniv Microelect Ctr, B-3001 Louvain, Belgium
[2] Free Univ Brussels, Brussels, Belgium
关键词
elevated source/drain; ion implantation; low-noise amplifier (LNA); RF-CMOS; silicide thickness;
D O I
10.1109/TED.2003.810478
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It has been known that using selective epitaxial growth (SEG) silicon, to elevate source/drain regions, is beneficial to digital CMOS by reducing the junction leakage. In addition, this architecture also reduces the gate resistance by, enabling a T-shape gate and allowing thicker silicides, which is beneficial for RF-CMOS regarding increased. maximum oscillation, frequency (f(max)) and lowering of the noise figure (NF). In this paper, we report the impact of the SEG-deep source/drain implant (DSDI) process sequence and Co silicide thickness on dc C and RF performance of NMOS transistors-Up to a 28%-45% improvement in f(max) is achievable due to a T-shaped gate and thicker Co, made possible by an elevated source/drain (S-E/D) architecture. The maximum transconductance (g(m)) of the S-E/D device reaches a value of 1100 mS/mm, which in turn gives a very high f(T) of 150 GHz. The low gate sheet resistance obtained with this architecture is also very beneficial for suppressing noise figure in,the low-noise amplifier (LNA) circuit demonstrated in this paper. Furthermore, it is shown by simulation that the noise performance of an RF LNA improves due to the SEG and the Co thickness in the T-shaped gate of the NMOS transistor.
引用
收藏
页码:610 / 617
页数:8
相关论文
共 50 条
  • [1] Source/drain engineering for sub 100-nm technology node
    Ohuchi, K
    Adachi, K
    Hokazono, A
    Toyoshima, Y
    IIT2002: ION IMPLANTATION TECHNOLOGY, PROCEEDINGS, 2003, : 7 - 12
  • [2] Impact of Source/Drain Contact and Gate Finger Spacing on the RF Reliability of 45-nm RF nMOSFETs
    Arora, Rajan
    Seth, Sachin
    Poh, John Chung Hang
    Cressler, John D.
    Sutton, Akil K.
    Nayfeh, Hasan M.
    Rosa, Giuseppe L.
    Freeman, Greg
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [3] Analog/RF Performance of sub-100 nm SOI MOSFETs with Non-Classical Gate-Source/Drain Underlap Channel Design
    Kranti, A.
    Rashmi
    Burignat, S.
    Raskin, J-P.
    Armstrong, G. A.
    2010 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, 2010, : 45 - +
  • [4] Impact of source/drain tie on a 30 nm bottom gate MOSFETs
    Lin, Jyi-Tsong
    Lin, Jeng-Da
    Shiang-Shi, Kang
    Huang, Hau-Yuan
    Kao, Kung-Kai
    Eng, Yi-Chuen
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 585 - 588
  • [5] Fabrication of Highly Transparent Nanowire Transistors with One-Step-Processed Graphene Gate-Source-Drain Electrodes
    Bong, Jihye
    Han, Junebeom
    Lee, Jonghun
    Kim, Seongmin
    Ju, Sanghyun
    APPLIED PHYSICS EXPRESS, 2013, 6 (05)
  • [6] DC and RF Performance of Gate-Last AlN/GaN MOSHEMTs on Si With Regrown Source/Drain
    Huang, Tongde
    Liu, Zhao Jun
    Zhu, Xueliang
    Ma, Jun
    Lu, Xing
    Lau, Kei May
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) : 3019 - 3024
  • [7] DC and AC characteristics of sub-50-nm MOSFETs with source/drain-to-gate nonoverlapped structure
    Lee, H
    Lee, J
    Shin, H
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (04) : 219 - 225
  • [8] Performance evaluation and design guidelines of sub-100-nm source/drain unilateral-crystallized poly-Si TFTs for SoP applications
    Quo, X.
    Adikaari, A. A. D. T.
    Silva, S. R. P.
    IDW '06: PROCEEDINGS OF THE 13TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2006, : 1667 - 1670
  • [9] DC Performance Variations by Grain Boundary in Source/Drain Epitaxy of Sub-3-nm Nanosheet Field-Effect Transistors
    Yoon, Jun-Sik
    Jeong, Jinsu
    Lee, Seunghwan
    Lee, Junjong
    Lee, Sanguk
    Lim, Jaewan
    Baek, Rock-Hyun
    IEEE ACCESS, 2022, 10 : 22032 - 22037
  • [10] Impact of gate-source/drain channel architecture on the performance of an operational transconductance amplifier (OTA)
    Kranti, Abhinav
    Rashmi
    Armstrong, G. Alastair
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2009, 24 (11)