An 8.8-GS/s 6-bit CMOS time-interleaved flash analog-to-digital converter with multi-phase clock generator

被引:3
作者
Jang, Young-Chan [1 ]
Bae, Jun-Hyun [1 ]
Park, Sang-Hune [1 ]
Sim, Jae-Yoon [1 ]
Park, Hong-June [1 ]
机构
[1] Pohang Univ Sci & Technol, Kyungbuk, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2007年 / E90C卷 / 06期
关键词
flash ADC; time-interleaving; phase-locked-loop; digital phase adjuster; digital duty cycle corrector; ADC;
D O I
10.1093/ietele/e90-c.6.1156
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An 8.8-GS/s 6-bit CMOS analog-to-digital converter (ADC) chip was implemented by time-interleaving eight 1.1-GS/s 6-bit flash ADCs with a 0.18-mu m CMOS process. Eight uniformly-spaced 1.1 GHz clocks with 50% duty cycle for the eight flash ADCs were generated by a clock generator, which consists of a phase-locked-loop, digital phase adjusters and digital duty cycle correctors. The input bandwidth of ADC with the ENOB larger than 5.0 bits was measured to be 1.2 GHz. The chip area and power consumption were 2.24 mm(2) and 1.6 W, respectively.
引用
收藏
页码:1156 / 1164
页数:9
相关论文
共 11 条
  • [1] A 6-b 1.3-Gsample/s A/D converter in 0.35-μm CMOS
    Choi, M
    Abidi, AA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) : 1847 - 1858
  • [2] Ellersick W., 1999, 1999 Symposium on VLSI Circuits. Digest of Papers (IEEE Cat. No.99CH36326), P49, DOI 10.1109/VLSIC.1999.797232
  • [3] GEELEN G, 2001, IEEE INT SOL STAT CI, P322
  • [4] CMOS digital duty cycle correction circuit for multi-phase clock
    Jang, YC
    Bae, SJ
    Park, HJ
    [J]. ELECTRONICS LETTERS, 2003, 39 (19) : 1383 - 1384
  • [5] Jiang XC, 2003, ISSCC DIG TECH PAP I, V46, P322
  • [6] Explicit analysis of channel mismatch effects in time-interleaved ADC systems
    Kurosawa, N
    Kobayashi, H
    Maruyama, K
    Sugawara, H
    Kobayashi, K
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (03) : 261 - 271
  • [7] Lee J, 2004, ASIAN J WOMEN STUD, V10, P25
  • [8] MATCHING PROPERTIES OF MOS-TRANSISTORS
    PELGROM, MJM
    DUINMAIJER, ACJ
    WELBERS, APG
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1433 - 1440
  • [9] A 6-b 1.6-Gsample/s flash ADC in 0.18-μm CMOS using averaging termination
    Scholtens, PCS
    Vertregt, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1599 - 1609
  • [10] A variable-frequency parallel I/O interface with adaptive power-supply regulation
    Wei, GY
    Kim, J
    Liu, D
    Sidiropoulos, S
    Horowitz, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) : 1600 - 1610