Analysis of the PLL jitter due to power/ground and substrate noise

被引:68
作者
Heydari, P [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
关键词
cyclostationary noise; jitter; phase-locked loop (PLL); phase noise; power/ground bounce; random process; ring oscillator; substrate noise; voltage-controlled oscillator (VCO);
D O I
10.1109/TCSI.2004.838240
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase-locked loops (PLLs) in radio-frequency (RF) and mixed analog-digital integrated circuits experience substrate coupling due to the simultaneous circuit switching and power/ground (P/G) noise which translate to a timing jitter. In this paper. an analysis of the PLL timing jitter due to substrate noise resulting from P/G noise and large-signal switching is presented. A general comprehensive stochastic model of the substrate and P/G noise sources in very large-scale integration circuits is proposed. This is followed by calculation of the phase noise of the constituent voltage-controlled oscillator (VCO) in terms of the statistical properties of substrate and P/G noise. The PLL timing jitter is then predicted in response to the VCO phase noise. Our mathematical method is utilized to study the jitter-induced P/G noise in a CMOS PLL, which is designed and simulated in a 0.25-mum standard CMOS process. A comparison between the results obtained by our mathematical model and those obtained by HSPICE simulation prove the accuracy of the predicted model.
引用
收藏
页码:2404 / 2416
页数:13
相关论文
共 28 条
[1]   Methodology and experimental verification for substrate noise reduction in CMOS mixed-signal ICs with synchronous digital circuits [J].
Badaroglu, M ;
van Heijningen, M ;
Gravot, V ;
Compiet, J ;
Donnay, S ;
Gielen, GGE ;
De Man, HJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) :1383-1395
[2]   Phase noise in oscillators: A unifying theory and numerical methods for characterization [J].
Demir, A ;
Mehrotra, A ;
Roychowdhury, J .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2000, 47 (05) :655-674
[3]   Jitter and phase noise in ring oscillators [J].
Hajimiri, A ;
Limotyrakis, S ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) :790-804
[4]   A general theory of phase noise in electrical oscillators [J].
Hajimiri, A ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) :179-194
[5]   Noise in phase-locked loops [Invited] [J].
Hajimiri, A .
2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, :1-6
[6]   A study of oscillator jitter due to supply and substrate noise [J].
Herzel, F ;
Razavi, B .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (01) :56-62
[7]   Design of ultrahigh-speed low-voltage CMOS CML buffers and latches [J].
Heydari, P ;
Mohanavelu, R .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (10) :1081-1093
[8]   Design and analysis of low-voltage current-mode logic buffers [J].
Heydari, P .
4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, :293-298
[9]  
Heydari P, 2003, DES AUT CON, P532
[10]   Ground bounce in digital VLSI circuits [J].
Heydari, P ;
Pedram, M .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) :180-193