Implementation of Viterbi Algorithm Based-On Field Programmable Gate Array for Wireless Sensor Network

被引:2
|
作者
Wibowo, Ferry Wahyu [1 ]
机构
[1] STMIK AMIKOM Yogyakarta, Dept Informat Engn, Yogyakarta 55283, Indonesia
关键词
Decoder; Encoder; FPGA; Viterbi; WSN;
D O I
10.1166/asl.2015.6594
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In general, a data communication transmission consists of data transmitter and data receiver modules. The data transmitter and receiver in the process could show noise between both modulator and demodulator. The data signal noise can emerge error on the data, so it need noise anticipation to correct code in signal. To implement the correction data in this paper implement Viterbi algorithm code on field programmable gate arrays (FPGAs) of Spartan-3E that is configured using very high speed integrated circuit (VHSIC) hardware description language (VHDL) on ISE Xilinx 9.2i application. In this paper shows that the modules consist of four modules, i.e., encoder, noise generator, decoder, and sequence generator modules. In addition, there are three main components of Viterbi decoding algorithm i.e., branch metric computation (BMC), add-compare and select (ACS) and trace-back decoding (TBD). The Viterbi decoder is used in wireless sensor network (WSN) to receiving data that is transmitted by other nodes.
引用
收藏
页码:3521 / 3525
页数:5
相关论文
共 50 条
  • [41] Multiband Broadband Modulator Implementation on Field-Programmable Gate Array
    Castro, Cristhian
    Gordon, Carlos
    Encalada, Patricio
    Cumbajin, Myriam
    APPLIED TECHNOLOGIES (ICAT 2019), PT III, 2020, 1195 : 318 - 330
  • [42] Design and implementation of reconfigurable ASK and FSK modulation and demodulation algorithm on FPGA (Field Programmable Gate Array)
    Sadiq M.W.
    Kabir M.A.
    Sensors International, 2022, 3
  • [43] High throughput implementation of SHA3 hash algorithm on field programmable gate array (FPGA)
    El Moumni, Soufiane
    Fettach, Mohamed
    Tragha, Abderrahim
    MICROELECTRONICS JOURNAL, 2019, 93
  • [44] Implementation of Petri nets using a field-programmable gate array
    Yang, SK
    Liu, TS
    QUALITY AND RELIABILITY ENGINEERING INTERNATIONAL, 2000, 16 (02) : 99 - 116
  • [45] Clock Gating Implementation on commercial Field Programmable Gate Array (FPGA)
    Tan, Beng-Liong
    Lee, Wai-Kong
    Mok, Kai-Ming
    Goh, Hock-Guan
    2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND SYSTEM ENGINEERING (ICEESE), 2018, : 102 - 106
  • [46] Implementation of fractional order integrator/differentiator on field programmable gate array
    Rana, K. P. S.
    Kumar, V.
    Mittra, N.
    Pramanik, N.
    ALEXANDRIA ENGINEERING JOURNAL, 2016, 55 (02) : 1765 - 1773
  • [47] FFT implementation for electronic holograms using field programmable gate array
    Atoche, A. Castillo
    Cortes, M. Perez
    Castillo, J. Vazquez
    Ensenat, R. Atoche
    PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 115 - +
  • [48] System On Chip (SOC) Design and Its Application in Image Matching Based on Field-Programmable Gate Array (FPGA) Technology and Photoelectric Wireless Sensor Network
    Zhang, Bianlian
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (12) : 1897 - 1906
  • [49] Hardware Implementation of Road Network Extraction Using Simplified Gabor Wavelet in Field Programmable Gate Array
    Sujatha, C.
    Selvathi, D.
    Lakshmi, S. Karthigai
    INTERNATIONAL JOURNAL OF ENGINEERING AND TECHNOLOGY INNOVATION, 2018, 8 (03) : 200 - 216
  • [50] Field-programmable gate array implementation of a probabilistic neural network for motor cortical decoding in rats
    Zhou, Fan
    Liu, Jun
    Yu, Yi
    Tian, Xiang
    Liu, Hui
    Hao, Yaoyao
    Zhang, Shaomin
    Chen, Weidong
    Dai, Jianhua
    Zheng, Xiaoxiang
    JOURNAL OF NEUROSCIENCE METHODS, 2010, 185 (02) : 299 - 306