Implementation of Viterbi Algorithm Based-On Field Programmable Gate Array for Wireless Sensor Network

被引:2
|
作者
Wibowo, Ferry Wahyu [1 ]
机构
[1] STMIK AMIKOM Yogyakarta, Dept Informat Engn, Yogyakarta 55283, Indonesia
关键词
Decoder; Encoder; FPGA; Viterbi; WSN;
D O I
10.1166/asl.2015.6594
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In general, a data communication transmission consists of data transmitter and data receiver modules. The data transmitter and receiver in the process could show noise between both modulator and demodulator. The data signal noise can emerge error on the data, so it need noise anticipation to correct code in signal. To implement the correction data in this paper implement Viterbi algorithm code on field programmable gate arrays (FPGAs) of Spartan-3E that is configured using very high speed integrated circuit (VHSIC) hardware description language (VHDL) on ISE Xilinx 9.2i application. In this paper shows that the modules consist of four modules, i.e., encoder, noise generator, decoder, and sequence generator modules. In addition, there are three main components of Viterbi decoding algorithm i.e., branch metric computation (BMC), add-compare and select (ACS) and trace-back decoding (TBD). The Viterbi decoder is used in wireless sensor network (WSN) to receiving data that is transmitted by other nodes.
引用
收藏
页码:3521 / 3525
页数:5
相关论文
共 50 条
  • [1] Field programmable gate array implementation of a neural network-based intelligent sensor system
    Patra, Jagdish C.
    Lee, Han Yang
    Meher, Pramod K.
    Ang, Ee Luang
    2006 9TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION, ROBOTICS AND VISION, VOLS 1- 5, 2006, : 1063 - +
  • [2] The Implementation of Feedforward Network on Field Programmable Gate Array
    Deng, Bin
    Zhang, Maohua
    Su, Fei
    Wang, Jiang
    Wei, Xile
    Shan, Bonan
    2014 7TH INTERNATIONAL CONFERENCE ON BIOMEDICAL ENGINEERING AND INFORMATICS (BMEI 2014), 2014, : 483 - 487
  • [3] Design, implementation, and evaluation of a field-programmable gate array-based wireless local area network synchronizer
    Kennedy, Christopher E.
    Dechene, Dan J.
    Shami, Abdallah
    WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2013, 13 (12): : 1082 - 1094
  • [4] Implementation of Face Recognition Algorithm on Field Programmable Gate Array (FPGA)
    Sustersic, Tijana
    Peulic, Aleksandar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (08)
  • [5] Implementation of a field programmable gate array for wireless control of a lab-on-a-robot
    Valdez, David C.
    Garcia, Carlos D.
    Ayon, Arturo A.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (01) : 29 - 38
  • [6] Implementation of a field programmable gate array for wireless control of a lab-on-a-robot
    David C. Valdez
    Carlos D. Garcia
    Arturo A. Ayon
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 29 - 38
  • [7] Field programmable gate array-based implementation of an improved algorithm for objects distance measurement
    Zivarian H.
    Soleimani M.
    DoostMohammadi M.H.
    International Journal of Engineering, Transactions A: Basics, 2017, 30 (01): : 57 - 65
  • [8] Implementation of a fuzzy logic tracking path algorithm on a Field Programmable Gate Array
    Abdelkrim, H.
    Ben Saoud, S.
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 355 - 358
  • [9] Implementation of a peak current control algorithm within a field programmable gate array
    Aimé, M
    Gateau, G
    Meynard, T
    Proceedings of the IEEE-ISIE 2004, Vols 1 and 2, 2004, : 941 - 946
  • [10] A low cost implementation neural network using field programmable gate array
    Electrical Engineering Dept, College of Engineering, University of Baghdad, Baghdad, Iraq
    不详
    不详
    Adv Model Anal B, 2006, 1-2 (17-27):