Threshold Voltage Instability in 4H-SiC MOSFETs With Phosphorus-Doped and Nitrided Gate Oxides

被引:94
|
作者
Yano, Hiroshi [1 ]
Kanafuji, Natsuko [1 ]
Osawa, Ai [1 ]
Hatayama, Tomoaki [1 ]
Fuyuki, Takashi [1 ]
机构
[1] Nara Inst Sci & Technol, Grad Sch Mat Sci, Nara 6300192, Japan
关键词
4H-SiC MOSFETs; bias-temperature stress; near-interface trap (NIT); NO annealing; oxide trap; phosphorus-doped oxide; POCl3; annealing; threshold voltage instability; DEFECT CENTERS; RELIABILITY; TEMPERATURE; ELECTRON; MOBILITY; SIO2; DEPENDENCE; FILMS; GLASS; 6H;
D O I
10.1109/TED.2014.2358260
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Threshold voltage instability was investigated for 4H-SiC MOSFETs with phosphorus-doped (POCl3-annealed) and nitrided (NO-annealed) gate oxides. Threshold voltage shift observed in the bidirectional drain current-gate voltage characteristics was evaluated using various gate voltage sweeps at room and elevated temperatures up to 200 degrees C. The threshold voltage shift was also studied after applying positive and negative bias-temperature stress. Two types of MOSFETs showed different instability characteristics, depending on gate biases and temperatures. These features were found to originate from the difference in trap density and trap location at/near the oxide/SiC interface and in the oxide. It is apparent that the oxide traps in phosphorus-doped oxides and near-interface traps in nitrided oxides are the main origin of the threshold voltage instability via capture and emission (in the case of oxide traps, only capture) of both electrons and holes.
引用
收藏
页码:324 / 332
页数:9
相关论文
共 50 条
  • [1] Comparative Study of Hall Effect Mobility in Inversion Layer of 4H-SiC MOSFETs With Nitrided and Phosphorus-Doped Gate Oxides
    Noguchi, Munetaka
    Watanabe, Tomokatsu
    Watanabe, Hiroshi
    Kita, Koji
    Miura, Naruhisa
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (12) : 6321 - 6329
  • [2] Threshold-voltage instability in 4H-SiC MOSFETs with nitrided gate oxide revealed by non-relaxation method
    Sometani, Mitsuru
    Okamoto, Dai
    Harada, Shinsuke
    Ishimori, Hitoshi
    Takasu, Shinji
    Hatakeyama, Tetsuo
    Takei, Manabu
    Yonezawa, Yoshiyuki
    Fukuda, Kenji
    Okumura, Hajime
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)
  • [3] Improved Inversion Channel Mobility in 4H-SiC MOSFETs on Si Face Utilizing Phosphorus-Doped Gate Oxide
    Okamoto, Dai
    Yano, Hiroshi
    Hirata, Kenji
    Hatayama, Tomoaki
    Fuyuki, Takashi
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (07) : 710 - 712
  • [4] Bias-induced Threshold Voltage Instability and Interface Trap Density Extraction of 4H-SiC MOSFETs
    Yu, Susanna
    Kang, Minseok
    Liu, Tianshi
    Xing, Diang
    Salemi, Arash
    White, Marvin H.
    Agarwal, Anant K.
    2019 IEEE 7TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA 2019), 2019, : 420 - 424
  • [5] Nitrided Gate Oxide Formed by Rapid Thermal Processing for 4H-SiC MOSFETs
    Constant, A.
    Godignon, P.
    Montserrat, J.
    Millan, J.
    WIDE BANDGAP SEMICONDUCTOR MATERIALS AND DEVICES 12, 2011, 35 (06): : 157 - 164
  • [6] Effects of LaSiOx Thickness and Forming Gas Anneal Temperature on Threshold Voltage Instability of 4H-SiC MOSFETs With LaSiOx
    Yang, Xiangyu
    Lee, Bongmook
    Misra, Veena
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (01) : 539 - 545
  • [7] Comprehensive Investigation of Gate Oxide Instability in 4H-SiC MOSFETs and MOS Capacitors Under High Gate Bias Stress
    Chen, Haonan
    Yu, Kanghua
    Ding, Jieqin
    Li, Chengzhan
    Wang, Jun
    Wang, Yuwei
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (03) : 1662 - 1669
  • [8] Basic Mechanisms of Threshold-Voltage Instability and Implications for Reliability Testing of SiC MOSFETs
    Lelis, Aivars J.
    Green, Ron
    Habersat, Daniel B.
    El, Mooro
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (02) : 316 - 323
  • [9] The Temperature Coefficient of Threshold Voltage for High Voltage 4H-SiC FinFET
    Wang, Q.
    Udrea, F.
    Fujioka, H.
    Tomita, H.
    Nishiwaki, T.
    Kumazawa, T.
    Kumita, M.
    Okuda, M.
    Fujiwara, H.
    IEEE ELECTRON DEVICE LETTERS, 2025, 46 (03) : 334 - 336
  • [10] Interface Trap Profiles in 4H-and 6H-SiC MOS Capacitors with Nitrogen- and Phosphorus-Doped Gate Oxides
    Jiao, C.
    Ahyi, A. C.
    Dhar, S.
    Morisette, D.
    Myers-Ward, R.
    JOURNAL OF ELECTRONIC MATERIALS, 2017, 46 (04) : 2296 - 2300