DimNoC: A Dim Silicon Approach towards Power-Efficient On-Chip Network

被引:12
|
作者
Zhan, Jia [1 ]
Ouyang, Jin [2 ]
Ge, Fen [3 ]
Zhao, Jishen [4 ]
Xie, Yuan [1 ]
机构
[1] Univ Calif Santa Barbara, Santa Barbara, CA 93106 USA
[2] NVIDIA Corp, Santa Clara, CA USA
[3] Nanjing Univ Aeronaut & Astronaut, Nanjing, Jiangsu, Peoples R China
[4] Univ Calif Santa Cruz, Santa Cruz, CA 95064 USA
关键词
Performance; Design; Network-on-Chip; Dark Silicon; STT-RAM; INTERCONNECT; PERFORMANCE; VOLTAGE; ENERGY; MODEL;
D O I
10.1145/2744769.2744824
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The diminishing momentum of Dennard scaling leads to the ever increasing power density of integrated circuits, and a decreasing portion of transistors on a chip that can be switched on simultaneously-a problem recently discovered and known as dark silicon. There has been innovative work to address the "dark silicon" problem in the fields of power-efficient core and cache system. However, dark silicon challenges with Network-on-Chip (NoC) are largely unexplored. To address this issue, we propose DimNoC, a "dim silicon" approach, which leverages drowsy SRAM and STT-RAM technologies to replace pure SRAM-based NoC buffers. Specifically, we propose two novel hybrid buffer architectures: 1) a Hierarchical Buffer (HB) architecture, which divides the input buffers into a hierarchy of levels with different memory technologies operating at various power states; 2) a Banked Buffer (BB) architecture, which organizes drowsy SRAM and STT-RAM into separate banks in order to hide the long write-latency of STT-RAM. Our experiments show that the proposed DimNoC can achieve 30.9% network energy saving, 20.3% energy-delay product (EDP) reduction, and 7.6% router area decrease compared with the baseline SRAM-based NoC design.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A Power-efficient All-optical On-chip Interconnect Using Wavelength-based Oblivious Routing
    Kirman, Nevin
    Martinez, Jose F.
    ACM SIGPLAN NOTICES, 2010, 45 (03) : 15 - 27
  • [32] A Power-Efficient Approach to Detect Mobile Threats on the Emergent Network Environment
    Chen, Chia-Mei
    Liu, Yi-Hung
    Cai, Zheng-Xun
    Lai, Gu-Hsin
    IEEE ACCESS, 2020, 8 : 199840 - 199851
  • [33] Enabling Power-Efficient DVFS Operations on Silicon
    Ma, Dongsheng
    Bondade, Rajdeep
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2010, 10 (01) : 14 - 30
  • [34] An efficient approach to on-chip logic minimization
    Ahmad, Seraj
    Mahapatra, Rabi N.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (09) : 1040 - 1050
  • [35] Power-efficient microkernel of embedded operating system on chip
    Chen, Tianzhou
    Hu, Wei
    Lian, Yi
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2006, 4186 : 473 - 479
  • [36] Efficient Runtime Power Modeling with On-Chip Power Meters
    Xie, Zhiyao
    PROCEEDINGS OF THE 2023 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, ISPD 2023, 2023, : 168 - 174
  • [37] A Power-Efficient Hierarchical Network-on-Chip Topology for Stacked 3D ICs
    Matos, Debora
    Reinbrecht, Cezar
    Motta, Tiago
    Susin, Altamiro
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 308 - 313
  • [38] Power-efficient Partitioning and Cluster Generation Design for Application-Specific Network-on-Chip
    Ma, Jiayi
    Hao, Cong
    Zhang, Wencan
    Yoshimura, Takeshi
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 83 - 84
  • [39] Resilient and Power-Efficient Multi-Function Channel Buffers in Network-on-Chip Architectures
    DiTomaso, Dominic
    Kodi, Avinash Karanth
    Louri, Ahmed
    Bunescu, Razvan
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (12) : 3555 - 3568
  • [40] On-Chip Sensor Network for Efficient Management of Power Gating-Induced Power/Ground Noise in Multiprocessor System on Chip
    Liu, Weichen
    Wang, Yu
    Wang, Xuan
    Xu, Jiang
    Yang, Huazhong
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2013, 24 (04) : 767 - 777