Exploiting Parity Computation Latency for On-Chip Crosstalk Reduction

被引:5
|
作者
Fu, Bo [1 ]
Ampadu, Paul [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
基金
美国国家科学基金会;
关键词
Crosstalk avoidance; error-control coding (ECC); on-chip interconnects; reliability; skewed transition;
D O I
10.1109/TCSII.2010.2043472
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief provides an efficient method to address both logic errors and crosstalk-induced delay variations. In particular, the inherent skew resulting from parity generation is exploited to ensure that no two adjacent wires switch in opposite directions simultaneously, thereby reducing worst-case on-chip capacitive coupling. Data and parity-check bits are mapped to link driver registers, which are triggered by alternating clock phases. The proposed method reduces worst-case link delay by 25% for a 5 mm link, as compared to a conventional skewed transition approach. Compared with other solutions that simultaneously handle logic and delay errors, the proposed method reduces delay uncertainty by up to 24%, improves residual word error probability by 2.5x, requires fewer wires, and achieves up to 45% and 32% reductions in area and energy consumption, respectively.
引用
收藏
页码:399 / 403
页数:5
相关论文
共 50 条
  • [1] Exploiting crosstalk to speed up on-chip buses
    Duan, C
    Khatri, SP
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 778 - 783
  • [2] Exploiting crosstalk to speed up on-chip buses
    Duan, Chunjie
    Khatri, Sunil P.
    Proc. Des. Autom. Test Eur. DATE, (778-783):
  • [3] Aergia: Exploiting Packet Latency Slack in On-Chip Networks
    Das, Reetuparna
    Mutlu, Onur
    Moscibroda, Thomas
    Das, Chita R.
    ISCA 2010: THE 37TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2010, : 106 - 116
  • [4] A Convolutional Code for On-chip Interconnect Crosstalk Reduction
    Courtay, Antoine
    Boutillon, Emmanuel
    Laurent, Johann
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 145 - 148
  • [5] Exploiting On-Chip Voltage Regulators for Leakage Reduction in Hardware Masking
    Seckiner, Soner
    Kose, Selcuk
    SENSORS, 2022, 22 (18)
  • [6] Deep submicron on-chip crosstalk
    Yang, Z
    Mourad, S
    IMTC/99: PROCEEDINGS OF THE 16TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS. 1-3, 1999, : 1788 - 1793
  • [7] Modeling and implementation of twisted differential on-chip interconnects for crosstalk noise reduction
    Hatirnaz, I
    Leblebici, Y
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 185 - 188
  • [8] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +
  • [9] Exploiting Emergence in On-Chip Interconnects
    Hollis, Simon J.
    Jackson, Chris
    Bogdan, Paul
    Marculescu, Radu
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 570 - 582
  • [10] Architecting On-Chip DRAM Cache for Simultaneous Miss Rate and Latency Reduction
    Hameed, Fazal
    Bauer, Lars
    Henkel, Joerg
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (04) : 651 - 664