Fault-Tolerant FPGA with Column-Based Redundancy and Power Gating Using RRAM

被引:1
作者
Lee, Kibum [1 ]
Wong, S. Simon [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
FPGA; fault-tolerance; redundancy; RRAM; reconfigurable logic; METHODOLOGIES; DESIGN;
D O I
10.1109/TC.2016.2634533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a silicon-proven fault tolerant FPGA architecture that can repair a wide range of hardware faults. The proposed architecture does not require fine-grained fault location, and the error map is stored in non-volatile resistive memory that is monolithically integrated on top of the CMOS circuit. Redundancy operations are fully self-contained and do not affect data streaming in and out of the FPGA. The power gating scheme is implemented to save idle leakage power and fix hardware faults in the power network. Significant yield enhancement is expected using this architecture. The architecture has been verified in a test chip fabricated in 28nm technology. Redundancy operation is solely controlled by on chip fault locators which are HfO2-based resistive memories monolithically integrated after CMOS process. The maximum shift in performance is about 2 percent when the redundancy is engaged, and the power footprint is unaffected.
引用
收藏
页码:946 / 956
页数:11
相关论文
共 50 条
  • [21] FPGA Based Multiple Fault Tolerant and Recoverable Technique Using Triple Modular Redundancy (FRTMR)
    Anjankar, Shubham C.
    Kolte, Mahesh T.
    Pund, Ajinkya
    Kolte, Pratiksha
    Kumar, Ankita
    Mankar, Pranav
    Ambhore, Kunal
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING AND VIRTUALIZATION (ICCCV) 2016, 2016, 79 : 827 - 834
  • [22] Low overhead fault-tolerant FPGA systems
    Lach, J
    Mangione-Smith, WH
    Potkonjak, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (02) : 212 - 221
  • [23] Spatial and Temporal Redundancy for Transient Fault-Tolerant Datapath
    Sengupta, Anirban
    Kachave, Deepak
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2018, 54 (03) : 1168 - 1183
  • [24] A Dual-Winding Fault-Tolerant Motor Drive System Based on the Redundancy Bridge Arm
    Jiang, Xuefeng
    Li, Qiang
    Huang, Wenxin
    Cao, Ruiwu
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2019, 66 (01) : 654 - 662
  • [25] Using Power Consumption in the Performability of Fault-Tolerant FPGAs
    Alkady, Gehad I.
    El-Araby, Nahla A.
    Amer, H. H.
    Abdelhalim, M. B.
    2016 5TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2016, : 55 - 58
  • [26] A Hierarchical Fault-Tolerant and Cost Effective Framework for RRAM Based Neural Computing Systems
    Vatti, Chandrasekhara Srinivas
    Reddy, Rakesh M. B. P. Ravi Teja
    Acharyya, Amit
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 684 - 688
  • [27] Fault-Tolerant Mesh-Based NoC with Router-Level Redundancy
    Yung-Chang Chang
    Cihun-Siyong Alex Gong
    Ching-Te Chiu
    Journal of Signal Processing Systems, 2020, 92 : 345 - 355
  • [28] Motor Failure Detection in FPGA-Based Fault-Tolerant Quadcopters
    Abouelghit, Fady A.
    Alkady, Gehad, I
    Daoud, Ramez M.
    Amer, Hassanein H.
    Adly, Ihab
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 113 - 116
  • [29] Fault-tolerant drive system based on the redundancy bridge arm for aerospace applications
    Li, Qiang
    Jiang, Xuefeng
    Huang, Wenxin
    Cao, Ruiwu
    IET ELECTRIC POWER APPLICATIONS, 2018, 12 (06) : 780 - 786
  • [30] Reliability Modeling of Fault-Tolerant FPGA-Based Architectures in Space Applications for Soft and Hard Error Recovery
    Shaker, Manar N.
    Hussien, Ahmed
    Amer, Hassanein H.
    Shokry, Beatrice
    IEEE ACCESS, 2024, 12 : 31930 - 31943