A low jitter 50Gb/s PAM4 CDR of Receiver in 40nm CMOS Technology

被引:0
|
作者
Wang, Mengshuai [1 ]
Chen, Yingmei [1 ,2 ]
Yuan, Jinlei [1 ]
机构
[1] Southeast Univ, Sch Microelect, Nanjing, Peoples R China
[2] Network Commun & Secur Purple Mt Lab, Nanjing, Peoples R China
来源
2020 12TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP) | 2020年
基金
中国国家自然科学基金;
关键词
Clock and Data Recovery(CDR); receiver; 4-level pulse-amplitude modulation (PAM4); jitter;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a low jitter 50 Gb/s clock and data recovery (CDR) circuit of receiver for 4-level pulse-amplitude modulation (PAM4) signal. This PAM4 CDR mainly includes a comparator which works as a 3-level slicer to convert the PAM4 signal into three path NRZ temperature codes signal, a decoder that converts the thermometer code signal into NRZ signal output, and a half-rate CDR which recovers the clock signal from the input data. Simulation results show that the peak-to-peak jitter of the recovered clock and data are 1.6ps and 3ps, respectively. In 40nm CMOS technology, the power consumption of the whole PAM4 CDR is about 450mW with supply voltage of 1.2V.
引用
收藏
页码:349 / 352
页数:4
相关论文
共 50 条
  • [1] A 40 Gb/s PAM4 SerDes Receiver in 65nm CMOS Technology
    Fu, Weifeng
    Hu, Qingsheng
    Wang, Rong
    2018 IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2018,
  • [2] A 50Gb/s PAM-4 Optical Receiver with Si-Photonic PD and Linear TIA in 40nm CMOS
    Liu, Yang
    Qi, Nan
    Xu, Xiuli
    Li, Weizhong
    Wang, Lei
    Chen, Minjia
    Cheng, Qixiang
    Shi, Jingbo
    Liu, Liyuan
    Liu, Jian
    Xiao, Xi
    Wu, Nanjian
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [3] A low jitter 50 Gb/s PAM4 optical receiver in 130 nm SiGe BiCMOS
    Lu, Shaorong
    Xie, Sheng
    Mao, Luhong
    Song, Ruiliang
    Zhang, Naibo
    MICROELECTRONICS JOURNAL, 2023, 136
  • [4] 56Gb/s PAM4 and NRZ SerDes Transceivers in 40nm CMOS
    Lee, Jri
    Chiang, Ping-Chuan
    Weng, Chih-Chi
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [5] Low jitter design for quarter-rate CDR of 100 Gb/s PAM4 optical receiver
    Xie, Sheng
    Jia, Chengkui
    Mao, Luhong
    Zhou, Gaolei
    Zhang, Naibo
    Song, Ruiliang
    IEICE ELECTRONICS EXPRESS, 2022, 19 (15):
  • [6] 56 Gb/s PAM4 receiver with an overshoot compensation scheme in 28 nm CMOS technology
    He, Ai
    Gai, Weixin
    Ye, Bingyi
    Zhang, Boyang
    Sheng, Kai
    Li, Yuanliang
    MICROELECTRONICS JOURNAL, 2021, 116
  • [7] Low Jitter Design for Quarter-rate CDR of 100Gb/s PAM4 Optical Receiver
    Xie, Sheng
    Jia, Chengkui
    Mao, Luhong
    Zhou, Gaolei
    Zhang, Naibo
    Song, Ruiliang
    IEICE ELECTRONICS EXPRESS, 2022,
  • [8] A Dual-28Gb/s Digital-Assisted Distributed Driver with CDR for Optical-DAC PAM4 Modulation in 40nm CMOS
    Liao, Qiwen
    Hu, Shang
    He, Jian
    Yin, Bozhi
    Chiang, Patrick Yin
    Liu, Jian
    Qi, Nan
    Wu, Nanjian
    2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 219 - 222
  • [9] A 50Gb/s Low Power PAM4 SerDes Transmitter with 4-tap FFE and High Linearity Output Voltage in 65nm CMOS Technology
    Lv, Fangxu
    Zheng, Xuqiang
    Wang, Ziqiang
    Wang, Jianye
    Li, Fule
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [10] Design of 80-Gb/s PAM4 Wireline Receiver in 65-nm CMOS Technology
    Lv, Fangxu
    Zheng, Xuqiang
    Wang, Ziqiang
    He, Yajun
    Zhang, Chun
    Wang, Jianye
    Wang, Zhihua
    Jiang, Hanjun
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,