Non-Binary SAR ADC with a Two-Mode Comparator

被引:0
|
作者
Jianni, Li [1 ]
Reddy, Yelaka Sunilgavaskar [1 ]
Lam, Yvonne Y. H. [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
来源
2014 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT): SILICON TECHNOLOGY HEATS UP FOR THZ | 2014年
关键词
analog-to-digital converter; successive approximation; non-binary; comparator; redundancy; low power;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, a 10b SAR ADC is designed for low power and low speed application. A two-mode comparator is applied on a generalized non-binary algorithm for better power efficiency. The comparator works in the low accuracy mode during the first few steps, and works in the high accuracy mode for the last few steps. Compared to a conventional SAR ADC, which has a high-accuracy comparator to complete all the comparison steps, worsened static performance would be resulted by such an approach. Therefore, a generalized non-binary algorithm with error correction ability is applied and the capacitance values of the DAC array were adjusted to achieve better static performance. A non-binary SAR ADC with the conventional structure is also constructed for performance comparison. Both SAR ADCs were designed and simulated using GF 40nm technology. The simulation results show that with comparable static performance, the non-binary ADC with a two-mode comparator shows better power efficiency.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] Charge Sharing Non-binary SAR ADC
    Chen, Xiangchen
    Yuan, Chao
    Lam, Yvonne Y. H.
    PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 92 - 94
  • [2] Non-binary SAR ADC with Digital Error Correction for Low Power Applications
    Ogawa, Tomohiko
    Matsuura, Tatsuji
    Kobayashi, Haruo
    Takai, Nobukazu
    Hotta, Masao
    San, Hao
    Abe, Akira
    Yagi, Katsuyoshi
    Mori, Toshihiko
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 196 - 199
  • [3] Non-binary Cyclic and Binary SAR Hybrid ADC
    Inoue, Kota
    Matsuura, Tatsuji
    Hyogo, Akira
    San, Hao
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 105 - 109
  • [4] A Rail-to-Rail Noise-Shaping Non-Binary SAR ADC
    Saisundar., S.
    Yoshio., N.
    Chang, Kah-Hyong
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [5] A New Compensation Technology for Comparator in SAR ADC
    Xu, Dai-Guo
    Liu, Tao
    Shi, Han-Fu
    Chen, Guang-Bing
    INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND MECHANICAL AUTOMATION (ICEEMA 2015), 2015, : 190 - 195
  • [6] A Design Technique for a High-speed SAR ADC Using Non-binary Search Algorithm and Redundancy
    Okazaki, Toni
    Kanemoto, Daisuke
    Pokharel, Ramesh
    Yoshida, Keiji
    Kanaya, Haruichi
    2013 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC 2013), 2013, : 506 - 508
  • [7] A Low Voltage 10-bit Non-binary 2b/cycle Time and Voltage Based SAR ADC
    Luo, Jian
    Li, Jing
    Ning, Ning
    Wu, Kejun
    Liu, Zhen
    Liu, Yang
    Yu, Qi
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [8] A Low Voltage and Low Power 10-bit Non-Binary 2b/Cycle Time and Voltage Based SAR ADC
    Luo, Jian
    Liu, Yang
    Li, Jing
    Ning, Ning
    Wu, Kejun
    Liu, Zhen
    Yu, Qi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (04) : 1136 - 1148
  • [9] A 12-bit 50MS/s SAR ADC with Non-binary Split Capacitive DAC in 40nm CMOS
    Hou, Xueshi
    Duan, Zongming
    Huang, Zhixiang
    Wu, Bowen
    Zhao, Dixian
    Feng, Jian
    Fang, Ming
    IEICE ELECTRONICS EXPRESS, 2024, 21 (16): : 1 - 6
  • [10] Design of Low Power and Improved tlatch Comparator for SAR ADC
    Sharuddin, Iffa
    Lee, L.
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 631 - 634