Approximate Radix-4 Booth Multiplication Circuit

被引:1
|
作者
Kim, Kibeom [1 ]
Hwang, Seokha [2 ]
Lee, Youngjoo [1 ]
Lee, Sunggu [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang 37673, South Korea
[2] Samsung Elect, Memory Business, Hwasung 18448, South Korea
关键词
Approximate computing; digital circuit; multiplier; Booth encoding; power/accuracy tradeoff; LOW-POWER; MULTIPLIERS;
D O I
10.5573/JSTS.2019.19.5.435
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many modern applications, such as object recognition using deep neural networks, require extremely large numbers of multiplications, but can sacrifice accuracy in order to achieve lower power usage and faster operation. This paper proposes a new approximate multiplier design based on radix-4 Booth encoding. The key novel aspect of the proposed design is that approximate circuits are designed to create intermediate terms, which are then used as the common inputs to almost all of the logic within one entire row of a partial product array, resulting in a multi-level logic circuit implementation with extremely low delay and power usage characteristics. The proposed 8-bit (16-bit) design improves the power delay product by 17.1% to 30.3% (88.9% to 96.4%) over the previous best designs. By using accurate, approximated, and truncated regions, a wide range of approximate multiplier designs with different error characteristics are possible. Using normalized mean error distance and relative error distance metrics, simulations using synthesized circuits are used to show that the proposed designs have significantly improved power/accuracy tradeoffs over the previous best designs.
引用
收藏
页码:435 / 445
页数:11
相关论文
共 50 条
  • [22] VHDL implementation of 16x16 multiplier using pipelined 16x8 modified Radix-4 booth multiplier
    Tawfeek, Radwa M.
    Elmenyawi, Marwa A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (06) : 971 - 985
  • [23] A Low-Power Sparse Convolutional Neural Network Accelerator With Pre-Encoding Radix-4 Booth Multiplier
    Cheng, Quan
    Dai, Liuyao
    Huang, Mingqiang
    Shen, Ao
    Mao, Wei
    Hashimoto, Masanori
    Yu, Hao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (06) : 2246 - 2250
  • [24] IMPLEMENTATION OF FAST MULTIPLIER USING MODIFIED RADIX-4 BOOTH ALGORITHM WITH REDUNDANT BINARY ADDER FOR LOW ENERGY APPLICATIONS
    Surendran, Laya E. K.
    Antony, Rony P.
    2014 First International Conference on Computational Systems and Communications (ICCSC), 2014, : 266 - 271
  • [25] An 8-bit Radix-4 Non-Volatile Parallel Multiplier
    Fu, Chengjie
    Zhu, Xiaolei
    Huang, Kejie
    Gu, Zheng
    ELECTRONICS, 2021, 10 (19)
  • [26] Approximate Radix-8 Booth Multipliers for Low-Power and High-Performance Operation
    Jiang, Honglan
    Han, Jie
    Qiao, Fei
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (08) : 2638 - 2644
  • [27] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [28] A Two-Speed, Radix-4, Serial-Parallel Multiplier
    Moss, Duncan J. M.
    Boland, David
    Leong, Philip H. W.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 769 - 777
  • [29] Low-Power Encoder and Compressor Design for Approximate Radix-8 Booth Multiplier
    Kim, Jiwoo
    Park, Gunho
    Lee, Youngjoo
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [30] Power Efficient Approximate Booth Multiplier
    Venkatachalam, Suganthi
    Lee, Hyuk Jae
    Ko, Seok-Bum
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,