Design of ultrahigh-speed low-voltage CMOS CML buffers and latches

被引:87
作者
Heydari, P [1 ]
Mohanavelu, R
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
[2] Int Recifier, El Segundo, CA 90245 USA
关键词
broad-band circuits; current mode logic; device mismatch; enviromental noise; tapered buffers; ultrahigh-speed CMOS circuits;
D O I
10.1109/TVLSI.2004.833663
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A comprehensive study of ultrahigh-speed current-mode logic (CML) buffers along with the design of novel regenerative CML latches will be illustrated. First, a new design procedure to systematically design a chain of tapered CML buffers is proposed. Next, two new high-speed regenerative latch circuits capable of operating at ultrahigh-speed datarates will be introduced. Experimental results show a higher performance for the new latch architectures compared to the conventional CML latch circuit at ultrahigh-frequencies. It is also shown, both through the experiments and by using efficient analytical models, why CML buffers are better than CMOS inverters in high-speed low-voltage applications.
引用
收藏
页码:1081 / 1093
页数:13
相关论文
共 14 条
[1]   Power reduction via an MTCMOS implementation of MOS current mode logic [J].
Anis, MH ;
Elmasry, MI .
15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, :193-197
[2]  
ANIS MH, 2002, P IEEE INT S CIRC SY, V5, P113
[3]  
Friis H.T., 1944, Proc. IRE, V32, P419, DOI [10.1109/JRPROC.1944.232049, DOI 10.1109/JRPROC.1944.232049]
[4]   CMOS CIRCUIT SPEED AND BUFFER OPTIMIZATION [J].
HEDENSTIERNA, N ;
JEPPSON, KO .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (02) :270-281
[5]  
IRAVANI K, 2001, P IEEE CUST INT CIRC, P261
[6]  
Kang S.-M., 1999, CMOS DIGITAL INTEGRA, V2nd
[7]  
Lee T.H., 1998, DESIGN CMOS RADIO FR
[8]   A GHz MOS adaptive pipeline technique using MOS current-mode logic [J].
Mizuno, M ;
Yamashina, M ;
Furuta, K ;
Igura, H ;
Abiko, H ;
Okabe, K ;
Ono, A ;
Yamada, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (06) :784-791
[9]   CMOS current steering logic for low-voltage mixed-signal integrated circuits [J].
Ng, HT ;
Allstot, DJ .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (03) :301-308
[10]  
Rabaey JanM., 1996, DIGITAL INTEGRATED C