共 50 条
- [41] Block-Layered Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2015, 78 (02): : 209 - 222
- [42] Low complexity, memory efficient decoder architecture for Quasi-Cyclic LDPC codes WSEAS Transactions on Circuits and Systems, 2006, 5 (04): : 590 - 595
- [43] Low complexity, high speed decoder architecture for quasi-cyclic LDPC codes 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5786 - 5789
- [44] A reduced complexity decoder architecture via layer-ed decoding of LDPC codes 2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 107 - 112
- [45] Configurable High-Throughput Decoder Architecture for Quasi-Cyclic LDPC Codes 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1137 - +
- [48] A Flexible LDPC/Turbo Decoder Architecture Journal of Signal Processing Systems, 2011, 64 : 1 - 16
- [49] A Novel Design Methodology for High-Performance Programmable Decoder Cores for AA-LDPC Codes Journal of VLSI signal processing systems for signal, image and video technology, 2005, 40 : 371 - 382
- [50] A Flexible LDPC/Turbo Decoder Architecture JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 64 (01): : 1 - 16