Fully Programmable Decoder Architecture for Structured and Unstructured LDPC Codes

被引:0
|
作者
Beuschel, Christiane [1 ]
Pfleiderer, Hans-Joerg [1 ]
机构
[1] Univ Ulm, Inst Microelect, D-89081 Ulm, Germany
来源
2009 1ST INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATION, VEHICULAR TECHNOLOGY, INFORMATION THEORY AND AEROSPACE & ELECTRONIC SYSTEMS TECHNOLOGY, VOLS 1 AND 2 | 2009年
关键词
IMPLEMENTATION;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this article we present a fully programmable and scalable partly-parallel LDPC decoder architecture together with an optimum mapping and scheduling algorithm. The proposed algorithm exploits the full parallelism of the architecture at any time for any code, which means that the mapping algorithm achieves 100% utilization of the architecture. The proposed design is fully programmable and can be reconfigured for a different LDPC code by changing the initialization of the control memory. Thus the architecture can be used for a multi-standard decoder which supports decoding of any structured or unstructured LDPC code. Furthermore, the parallelism of the architecture is unconstrained and fully scalable which allows to exchange hardware cost and throughput with fine granularity. In contrast to previously proposed programmable designs our approach uses parallel variable and check node processing and thus doubles the data throughput.
引用
收藏
页码:688 / 692
页数:5
相关论文
共 50 条
  • [41] Block-Layered Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes
    Choi, Chang-Seok
    Lee, Hanho
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2015, 78 (02): : 209 - 222
  • [42] Low complexity, memory efficient decoder architecture for Quasi-Cyclic LDPC codes
    Sha, Jin
    Gao, Minglun
    Zhang, Zhongjin
    Li, Li
    Wang, Zhongfeng
    WSEAS Transactions on Circuits and Systems, 2006, 5 (04): : 590 - 595
  • [43] Low complexity, high speed decoder architecture for quasi-cyclic LDPC codes
    Wang, ZF
    Jia, QW
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5786 - 5789
  • [44] A reduced complexity decoder architecture via layer-ed decoding of LDPC codes
    Hocevar, DE
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 107 - 112
  • [45] Configurable High-Throughput Decoder Architecture for Quasi-Cyclic LDPC Codes
    Studer, C.
    Preyss, N.
    Roth, C.
    Burg, A.
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1137 - +
  • [46] Jointly Designed Nonbinary LDPC Convolutional Codes and Memory-Based Decoder Architecture
    Lin, Chia-Lung
    Chen, Chih-Lung
    Chang, Hsie-Chia
    Lee, Chen-Yi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2523 - 2532
  • [47] An Efficient Decoder Architecture for Nonbinary LDPC Codes With Extended Min-Sum Algorithm
    Lin, Chia-Lung
    Tu, Shu-Wen
    Chen, Chih-Lung
    Chang, Hsie-Chia
    Lee, Chen-Yi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (09) : 863 - 867
  • [48] A Flexible LDPC/Turbo Decoder Architecture
    Yang Sun
    Joseph R. Cavallaro
    Journal of Signal Processing Systems, 2011, 64 : 1 - 16
  • [49] A Novel Design Methodology for High-Performance Programmable Decoder Cores for AA-LDPC Codes
    Mohammad M. Mansour
    Naresh R. Shanbhag
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 40 : 371 - 382
  • [50] A Flexible LDPC/Turbo Decoder Architecture
    Sun, Yang
    Cavallaro, Joseph R.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 64 (01): : 1 - 16