Fully Programmable Decoder Architecture for Structured and Unstructured LDPC Codes

被引:0
|
作者
Beuschel, Christiane [1 ]
Pfleiderer, Hans-Joerg [1 ]
机构
[1] Univ Ulm, Inst Microelect, D-89081 Ulm, Germany
来源
2009 1ST INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATION, VEHICULAR TECHNOLOGY, INFORMATION THEORY AND AEROSPACE & ELECTRONIC SYSTEMS TECHNOLOGY, VOLS 1 AND 2 | 2009年
关键词
IMPLEMENTATION;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this article we present a fully programmable and scalable partly-parallel LDPC decoder architecture together with an optimum mapping and scheduling algorithm. The proposed algorithm exploits the full parallelism of the architecture at any time for any code, which means that the mapping algorithm achieves 100% utilization of the architecture. The proposed design is fully programmable and can be reconfigured for a different LDPC code by changing the initialization of the control memory. Thus the architecture can be used for a multi-standard decoder which supports decoding of any structured or unstructured LDPC code. Furthermore, the parallelism of the architecture is unconstrained and fully scalable which allows to exchange hardware cost and throughput with fine granularity. In contrast to previously proposed programmable designs our approach uses parallel variable and check node processing and thus doubles the data throughput.
引用
收藏
页码:688 / 692
页数:5
相关论文
共 50 条
  • [31] Reconfigurable Decoder for LDPC and Polar Codes
    Yang, Ningyuan
    Jing, Shusen
    Yu, Anlan
    Liang, Xiao
    Zhang, Zaichen
    You, Xiaohu
    Zhang, Chuan
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [32] Efficient Configurable Decoder Architecture for Nonbinary Quasi-Cyclic LDPC Codes
    Chen, Xiaoheng
    Lin, Shu
    Akella, Venkatesh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 188 - 197
  • [33] A memory efficient partially parallel decoder architecture for QC-LDPC codes
    Wang, Zhongfeng
    Cui, Zhiqiang
    2005 39TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2005, : 729 - 733
  • [34] Configurable Low Complexity Decoder Architecture for Quasi-Cyclic LDPC codes
    Abou Zied, Sherif
    Sayed, Ahmed T.
    Guindi, Rafik
    2013 21ST INTERNATIONAL CONFERENCE ON SOFTWARE, TELECOMMUNICATIONS AND COMPUTER NETWORKS (SOFTCOM 2013), 2013, : 235 - 239
  • [35] The ADMM Penalized Decoder for LDPC Codes
    Liu, Xishuo
    Draper, Stark C.
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2016, 62 (06) : 2966 - 2984
  • [36] A high speed, low memory FPGA based LDPC decoder architecture for quasi-cyclic LDPC codes
    Saunders, Paul
    Fagan, Anthony D.
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 851 - 856
  • [37] A memory efficient partially parallel decoder architecture for quasi-cyclic LDPC codes
    Wang, Zhongfeng
    Cui, Zhiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 483 - 488
  • [38] Block-Layered Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes
    Chang-Seok Choi
    Hanho Lee
    Journal of Signal Processing Systems, 2015, 78 : 209 - 222
  • [39] ADMM Hardware Decoder for Regular LDPC Codes Using a NISC-Based Architecture
    Debbabi, Imen
    Le Gal, Bertrand
    Khouja, Nadia
    Tlili, Fethi
    Jego, Christophe
    2018 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2018,
  • [40] A PARALLEL DECODER OF PROGRAMMABLE HUFFMAN CODES
    WEI, BWY
    MENG, TH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (02) : 175 - 178