共 50 条
- [31] Reconfigurable Decoder for LDPC and Polar Codes 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
- [33] A memory efficient partially parallel decoder architecture for QC-LDPC codes 2005 39TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2005, : 729 - 733
- [34] Configurable Low Complexity Decoder Architecture for Quasi-Cyclic LDPC codes 2013 21ST INTERNATIONAL CONFERENCE ON SOFTWARE, TELECOMMUNICATIONS AND COMPUTER NETWORKS (SOFTCOM 2013), 2013, : 235 - 239
- [36] A high speed, low memory FPGA based LDPC decoder architecture for quasi-cyclic LDPC codes 2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 851 - 856
- [38] Block-Layered Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes Journal of Signal Processing Systems, 2015, 78 : 209 - 222
- [39] ADMM Hardware Decoder for Regular LDPC Codes Using a NISC-Based Architecture 2018 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2018,