Parametrizable Fixed-Point Arithmetic for HIL With Small Simulation Steps

被引:15
作者
Sanchez, Alberto [1 ]
de Castro, Angel [1 ]
Garrido, Javier [1 ]
机构
[1] Univ Autonoma Madrid, Elect & Commun Technol Dept, E-28049 Madrid, Spain
关键词
Mathematical model; Numerical models; Field programmable gate arrays; Tools; Pulse width modulation; Inductors; Power electronics; Emulation; field-programmable gate array (FPGA); fixed-point arithmetic; floating-point arithmetic; POWER ELECTRONICS; ARCHITECTURE; EMULATION; FPGA;
D O I
10.1109/JESTPE.2018.2886908
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware-in-the-loop (HIL) techniques are increasingly used for test purposes because of their advantages over classical simulations. Field-programmable gate arrays (FPGAs) are becoming popular in HIL systems because of their parallel computing capabilities. In most cases, FPGAs are mainly used for signal processing, such as input pulsewidth modulation sampling and conditioning, while there are also processors to model the system. However, there are other HIL systems that implement the model in the FPGA. For FPGA implementation and regarding the arithmetics, there are two main possibilities: fixed-point and floating-point. Fixed-point is the best choice only when real-time simulations with small simulation steps are needed, while floating-point is the common choice because of its flexibility and ease of use. This paper presents a novel hybrid arithmetic for FPGAs called parametrizable fixed-point which takes advantage of both arithmetics as the internal operations are accomplished using simple signed integers, while the point location of the variables can be adjusted as necessary without redesigning the model of the plant. The experimental results show that a buck converter can be modeled using this novel arithmetic with a simulation step below 20 ns. Besides, the experiments prove that the proposed model can be adjusted to any set of values (voltages, currents, capacitances, and so on.) keeping its accuracy without resynthesizing, showing the big advantage over the fixed-point arithmetic.
引用
收藏
页码:2467 / 2475
页数:9
相关论文
共 33 条
[1]  
Adzic E, 2013, IEEE IND ELEC, P5392, DOI 10.1109/IECON.2013.6700013
[2]  
[Anonymous], 2016, PROC IEEE ENERGY CON
[3]   Field programmable gate array-based fault-tolerant hysteresis current control for AC machine drives [J].
Berriri, H. ;
Naoaur, W. ;
Bahri, I. ;
Slama-Belkhodja, I. ;
Monmasson, E. .
IET ELECTRIC POWER APPLICATIONS, 2012, 6 (03) :181-189
[4]   Comparison of current control techniques for active filter applications [J].
Buso, S ;
Malesani, L ;
Mattavelli, P .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1998, 45 (05) :722-729
[5]   Digital Hardware Emulation of Universal Machine and Universal Line Models for Real-Time Electromagnetic Transient Simulation [J].
Chen, Yuan ;
Dinavahi, Venkata .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2012, 59 (02) :1300-1309
[6]  
Dufour C., 2013, Power Electronics and Applications (EPE), 2013 15th European Conference on, P1
[7]   HW/SW Co-Simulation System for Enhancing Hardware-in-the-Loop of Power Converter Digital Controllers [J].
Fernandez-Alvarez, Aranzazu ;
Portela-Garcia, Marta ;
Garcia-Valderas, Mario ;
Lopez, Jaime ;
Sanz, Marina .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2017, 5 (04) :1779-1786
[8]   Overview of Real-Time Simulation as a Supporting Effort to Smart-Grid Attainment [J].
Ibarra, Luis ;
Rosales, Antonio ;
Ponce, Pedro ;
Molina, Arturo ;
Ayyanar, Raja .
ENERGIES, 2017, 10 (06)
[9]  
IEEE, 2009, 10762008 IEEE
[10]   Decentralized Control Strategy for AC-Stacked PV Inverter Architecture Under Grid Background Harmonics [J].
Jafarian, Hamidreza ;
Kim, Namwon ;
Parkhideh, Babak .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2018, 6 (01) :84-93