Ultra-low Power FinFET SRAM Cell with Improved Stability Suitable for Low Power Applications

被引:2
作者
Birla, Shilpi [1 ]
机构
[1] Manipal Univ, Dept Elect & Commun Engn, Jaipur, Rajasthan, India
关键词
FinFET; RSNM; WSNM; Hold Margin; Sub-threshold; Leakage Power; 65-NM CMOS TECHNOLOGY; SUBTHRESHOLD SRAM; DESIGN;
D O I
10.24425/ijet.2019.129819
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
In this paper, a new 11T SRAM cell using FinFET technology has been proposed, the basic component of the cell is the 6T SRAM cell with 4 NMOS access transistors to improve the stability and also makes it a dual port memory cell. The proposed cell uses a header scheme in which one extra PMOS transistor is used which is biased at different voltages to improve the read and write stability thus, helps in reducing the leakage power and active power. The cell shows improvement in RSNM (Read Static Noise Margin) with LP8T by 2.39x at sub-threshold voltage 2.68x with D6T SRAM cell, 5.5x with TG8T. The WSNM (Write Static Noise Margin) and HM (Hold Margin) of the SRAM cell at 0.9V is 306mV and 384mV. At sub-threshold operation also it shows improvement. The Leakage power reduced by 0.125x with LP8T, 0.022x with D6T SRAM cell, TG8T and SE8T. Also, impact of process variation on cell stability is discussed.
引用
收藏
页码:603 / 609
页数:7
相关论文
共 29 条
[1]   Technology-circuit co-design in width-quantized quasi-planar double-planar double-gate SRAM [J].
Ananthan, H ;
Roy, K .
2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, :155-160
[2]  
Ananthan H, 2004, ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P511
[3]   A near-threshold 7T SRAM cell with high write and read margins and low write time for sub-20 nm FinFET technologies [J].
Ansari, Mohammad ;
Afzali-Kusha, Hassan ;
Ebrahimi, Behzad ;
Navabi, Zainalabedin ;
Afzali-Kusha, Ali ;
Pedram, Massoud .
INTEGRATION-THE VLSI JOURNAL, 2015, 50 :91-106
[4]  
Birla S., 2017, INDIAN J SCI TECHNOL, V10
[5]   Static noise margin variation for sub-threshold SRAM in 65-nm CMOS [J].
Calhoun, Benton H. ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) :1673-1679
[6]   A 256-kb 65-nm sub-threshold SRAM design for ultra-low-voltage operation [J].
Calhoun, Benton Highsmith ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) :680-688
[7]  
Chang I. J., 2004, IEEE J SOLID-ST CIRC, V44, P650
[8]   High-density reduced-stack logic circuit techniques using independent-gate controlled double-gate devices [J].
Chiang, Meng-Hsueh ;
Kim, Keunwoo ;
Chuang, Ching-Te ;
Tretz, Christophe .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (09) :2370-2377
[9]   Robust FinFET SRAM design based on dynamic back-gate voltage adjustment [J].
Ebrahimi, Behzad ;
Afzali-Kusha, Ali ;
Mahmoodi, Hamid .
MICROELECTRONICS RELIABILITY, 2014, 54 (11) :2604-2612
[10]   FinFET-based SRAM design [J].
Guo, Z ;
Balasubramanian, S ;
Zlatanovici, R ;
King, TJ ;
Nikolic, B .
ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, :2-7