Impact of Gate Resistance on Improving the Dynamic Overcurrent Stress of the Si/SiC Hybrid Switch

被引:3
作者
Jiang, Xiaofeng [1 ]
Jiang, Huaping [1 ]
Zhong, Xiaohan [1 ]
Mao, Hua [1 ]
Wu, Zebing [1 ]
Tang, Lei [1 ]
Chen, Haoyu [1 ]
Cheng, Jinpeng [1 ]
Ran, Li [1 ,2 ]
机构
[1] Chongqing Univ, Sch Elect Engn, Chongqing 400044, Peoples R China
[2] Univ Warwick, Sch Engn, Coventry CV4 7AL, W Midlands, England
关键词
Logic gates; Insulated gate bipolar transistors; MOSFET; Resistance; Silicon carbide; Switches; Silicon; Dynamic overcurrent stress; gate resistances; hybrid switch; silicon carbide metal oxide semiconductor field effect transistor (SiC MOSFET); SI-IGBT; OPTIMIZATION; BEHAVIOR;
D O I
10.1109/TPEL.2022.3185165
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A silicon/silicon carbide (Si/SiC) hybrid switch (HyS), comprised of a high-current Si insulated gate bipolar transistor and a low-current SiC metal oxide semiconductor field effect transistors, gains attention because it offers lower on-state loss under both light and heavy loads. However, the dynamic overcurrent stress experienced by the HyS under the heavy load has to be coped with to avoid reliability degradation and the maximum current rating limitation. This article comprehensively studies how gate resistances regulate the dynamic behavior of the HyS under the heavy load condition. Experiments and analyses are conducted for both turn-on and turn-off processes. It is found that the gate resistance is important for not only the dv/dt control but also the overcurrent suppression. Moreover, the lower switching loss can be achieved by adjusting gate resistances when the HyS operates at a heavy load, compared with the gate timing control. A guideline is developed for the design of the gate resistances. This study offers an insight into the role of gate resistances in switching performances of the HyS and an alternative way of coping with the dynamic overstress stress.
引用
收藏
页码:13319 / 13331
页数:13
相关论文
共 33 条
[1]   Optimization Platform to Find a Switching Pattern of Digital Active Gate Drive for Reducing Both Switching Loss and Surge Voltage [J].
Cheng, Yu Shan ;
Mannen, Tomoyuki ;
Wada, Keiji ;
Miyazaki, Koutarou ;
Takamiya, Makoto ;
Sakurai, Takayasu .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (05) :5023-5031
[2]  
Choi J, 2020, APPL POWER ELECT CO, P1183, DOI [10.1109/apec39645.2020.9124274, 10.1109/APEC39645.2020.9124274]
[3]  
Deshpande A, 2020, IEEE ENER CONV, P3979
[4]   Practical Design Considerations for a Si IGBT plus SiC MOSFET Hybrid Switch: Parasitic Interconnect Influences, Cost, and Current Ratio Optimization [J].
Deshpande, Amol ;
Luo, Fang .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2019, 34 (01) :724-737
[5]   A Low Cost Compact SiC/Si Hybrid Switch Gate Driver Circuit for Commonly Used Triggering Patterns [J].
Fu, Yongsheng ;
Ma, Zhengrong ;
Ren, Haipeng .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (05) :5212-5223
[6]   A Current-Dependent Switching Strategy for Si/SiC Hybrid Switch-Based Power Converters [J].
He, Jiangbiao ;
Katebi, Ramin ;
Weise, Nathan .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2017, 64 (10) :8344-8352
[7]  
Infineon, 2017, US
[8]  
Kundu A, 2020, IEEE ENER CONV, P6226, DOI 10.1109/ECCE44975.2020.9236129
[9]   Influences of Device and Circuit Mismatches on Paralleling Silicon Carbide MOSFETs [J].
Li, Helong ;
Munk-Nielsen, Stig ;
Wang, Xiongfei ;
Maheshwari, Ramkrishan ;
Beczkowski, Szymon ;
Uhrenfeldt, Christian ;
Franke, W. -Toke .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (01) :621-634
[10]   Power Loss Model and Device Sizing Optimization of Si/SiC Hybrid Switches [J].
Li, Zongjian ;
Wang, Jun ;
Ji, Bing ;
Shen, Z. John .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (08) :8512-8523