Lumped-circuit model extraction for vias in multilayer substrates

被引:19
作者
Fan, J [1 ]
Drewniak, JL
Knighten, JL
机构
[1] NCR Corp, San Diego, CA 92127 USA
[2] Univ Missouri, Electromagnet Compatibil Lab, Rolla, MO 65409 USA
关键词
DC power-bus design; decoupling capacitor design; lumped-circuit model extraction; multilayer substrate; via inductance; via interconnects;
D O I
10.1109/TEMC.2003.810808
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Via interconnects in multilayer substrates, such as chip scale packaging, ball grid arrays, multichip modules, and printed circuit boards (PCB) can critically impact system performance. Lumped-circuit models for vias are usually established from their geometries to better understand the physics. This paper presents a procedure to extract these element values from a partial element equivalent circuit type method, denoted by CEMPIE. With a known physics-based circuit prototype, this approach calculates the element values from an extensive circuit net extracted by the CEMPIE method. Via inductances in a PCB power bus, including mutual inductances if multiple vias are present, are extracted in a systematic manner using this approach. A closed-form expression for via self inductance is further derived as a function of power plane dimensions, via diameter, power/ground layer separation, and via location. The expression can be used in practical designs for evaluating via inductance without the necessity of full-wave modeling, and, predicting power-bus impedance as well as effective frequency range of decoupling capacitors.
引用
收藏
页码:272 / 280
页数:9
相关论文
共 17 条
[1]   FDTD ANALYSIS OF HIGH-FREQUENCY ELECTRONIC INTERCONNECTION EFFECTS [J].
CHERRY, PC ;
ISKANDER, MF .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1995, 43 (10) :2445-2451
[2]  
CHOU T, 1995, P IEEE TOP M EL PERF, P55
[3]   DC power-bus modeling and design with a mixed-potential integral-equation formulation and circuit extraction [J].
Fan, J ;
Drewniak, JL ;
Shi, H ;
Knighten, JL .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2001, 43 (04) :426-436
[4]  
Fan J, 2001, IEEE TRANS ADV PACK, V24, P143
[5]  
FAN J, 2000, P IEEE INT S EL COMP, V2, P761
[6]  
GONG S, 1998, P IEE CIRC DEV SYST
[7]   Net and partial inductance of a microstrip ground plane [J].
Holloway, CL ;
Kuester, EF .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 1998, 40 (01) :33-46
[8]   FULL-WAVE CHARACTERIZATION OF A THROUGH HOLE VIA IN MULTILAYERED PACKAGING [J].
HSU, SG ;
WU, RB .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1995, 43 (05) :1073-1081
[9]   POWER BUS DECOUPLING ON MULTILAYER PRINTED-CIRCUIT BOARDS [J].
HUBING, TH ;
DREWNIAK, JL ;
VANDOREN, TP ;
HOCKANSON, DM .
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 1995, 37 (02) :155-166
[10]  
HUBING TH, 1995, P IEEE INT S EL COMP, P308