Comparative Analysis of Timing Yield Improvement under Process Variations of Flip-Flops Circuits

被引:14
作者
Mostafa, Hassan [1 ]
Anis, M. [1 ]
Elmasry, M. [1 ]
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
来源
2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI | 2009年
关键词
HIGH-PERFORMANCE; IMPACT;
D O I
10.1109/ISVLSI.2009.23
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In synchronous systems, any violation of the timing constraints of the flip-flops can cause the overall system to malfunction. Moreover, the process variations create a large variability in the flip-flop delay in scaled technologies impacting the timing yield. Overtime, many gate sizing algorithms have been introduced to improve the timing yield. This paper presents an analysis of timing yield improvement of four commonly used flip-flops under process variations. These flip-flops are designed using STMicroelectronics 65-nm CMOS technology. The analyzed flip-flops are compared for power and power-delay product (PDP) overheads to achieve this timing yield improvement The analysis shows that the sense amplifier based flip flop (SA-FF) has a power overhead and PDP overhead of 1.7X and 2.8X, respectively, much higher than that of the transmission-gate master-slave flip flop (TG-MSFF). The TG-MSFF exhibits the lowest relative power and PDP overheads of 30.87% and 9% respectively.
引用
收藏
页码:133 / 138
页数:6
相关论文
共 13 条
  • [1] Statistical timing based optimization using gate sizing
    Agarwal, A
    Chopra, K
    Blaauw, D
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 400 - 405
  • [2] Borkar S, 2004, DES AUT CON, P75
  • [3] Borkar S, 2003, DES AUT CON, P338
  • [4] Impact of die-to-die and within-die parameter fluctuations on the maximum clock frequency distribution for gigascale integration
    Bowman, KA
    Duvall, SG
    Meindl, JD
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (02) : 183 - 190
  • [5] Novel sizing algorithm for yield improvement under process variation in nanometer technology
    Choi, SH
    Paul, BC
    Roy, K
    [J]. 41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 454 - 459
  • [6] Gada PR, 2005, INT CONF ELECTRO INF, P78
  • [7] Comparative analysis of process variation impact on flip-flop power-performance
    Hansson, Martin
    Alvandpour, Atila
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3744 - 3747
  • [8] Measurements and modeling of intrinsic fluctuations in MOSFET threshold voltage
    Keshavarzi, A
    Schrom, G
    Tang, S
    Ma, S
    Bowman, K
    Tyagi, S
    Zhang, K
    Linton, T
    Hakim, N
    Duvall, S
    Brews, J
    De, V
    [J]. ISLPED '05: Proceedings of the 2005 International Symposium on Low Power Electronics and Design, 2005, : 26 - 29
  • [9] A new family of semidynamic and dynamic flip-flops with embedded logic for high-performance processors
    Klass, F
    Amir, C
    Das, A
    Aingaran, K
    Truong, C
    Wang, R
    Mehta, A
    Heald, R
    Yee, G
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 712 - 716
  • [10] Masuda H, 2005, IEEE CUST INTEGR CIR, P593