An integrated 0.0625-4 GHz quadrature-output fractional-N frequency synthesizer for software-defined radios

被引:2
作者
Yao, Yan [1 ]
Li, Zhiqun [1 ]
Li, Zhennan [1 ]
Chen, Bofan [1 ]
Wang, Xiaowei [1 ]
机构
[1] Southeast Univ, Engn Res Ctr RF ICs & RF Syst, Inst RF & OE ICs, Minist Educ, Nanjing 210096, Peoples R China
来源
MICROELECTRONICS JOURNAL | 2022年 / 119卷
基金
国家重点研发计划;
关键词
Frequency synthesizer; PLL; SDR; CMOS; Fractional-N; Phase noise; LOOP BANDWIDTH; PLL; TDC;
D O I
10.1016/j.mejo.2021.105334
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a compact 0.0625-4 GHz fractional-N frequency synthesizer with quadrature phase output for software-defined radios (SDRs). Four voltage controlled oscillators (VCOs) and six cascaded dividers are used for wideband operation. Second harmonic filtering and high frequency noise suppression techniques are applied in VCO for phase noise optimization. Inverter switch and cascade switch buffers are combined for channel selection enhancement and output amplitude improvement. A large output voltage dynamic range with minimum current variation and mismatch is achieved by enabling transistors to work in triode region in charge pump. Implemented in a 55 nm CMOS process, the synthesizer demonstrates continuous frequency coverage from 62.5 to 4000 MHz with orthogonal output signals greater than 2 dBm while consuming 125 mW of power and provides the phase noise performance of -96.3/-127.7 dBc/Hz at 10 kHz/1 MHz offsets under a 2 GHz carrier. The chip area including all the pads and IOs is 3.34 mm(2).
引用
收藏
页数:12
相关论文
共 26 条
[1]   The path to the software-defined radio receiver [J].
Abidi, Asad A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (05) :954-966
[2]   A 86 MHz-12 GHz Digital-Intensive PLL for Software-Defined Radios, Using a 6 fJ/Step TDC in 40 nm Digital CMOS [J].
Borremans, Jonathan ;
Vengattaramane, Kameswaran ;
Giannini, Vito ;
Debaillie, Bjoern ;
Van Thillo, Wim ;
Craninckx, Jan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (10) :2116-2129
[3]   A Compact and Low-Power Fractionally Injection-Locked Quadrature Frequency Synthesizer Using a Self-Synchronized Gating Injection Technique for Software-Defined Radios [J].
Deng, Wei ;
Hara, Shoichi ;
Musa, Ahmed ;
Okada, Kenichi ;
Matsuzawa, Akira .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (09) :1984-1994
[4]   10MHz to 7GHz Quadrature Signal Generation Using a Divide-by-4/3,-3/2,-5/3,-2,-5/2,-3,-4, and-5 Injection-Locked Frequency Divider [J].
Hara, Shoichi ;
Okada, Kenichi ;
Matsuzawa, Akira .
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, :51-52
[5]   A fast and efficient constant loop bandwidth with proposed PFD and pulse swallow divider circuit in ΔΣ fractional-N PLL frequency synthesizer [J].
Hati, Manas Kumar ;
Bhattacharyya, Tarun Kanti .
MICROELECTRONICS JOURNAL, 2017, 61 :21-34
[6]   A 0.045-to 2.5-GHz Frequency Synthesizer With TDC-Based AFC and Phase Switching Multi-Modulus Divider [J].
Hu, Ang ;
Liu, Dongsheng ;
Zhang, Kefeng ;
Liu, Lanqi ;
Zou, Xuecheng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) :4470-4483
[7]   A 0.03-to 3.6-GHz Frequency Synthesizer With Self-Biased VCO and Quadrature-Input Quadrature-Output Frequency Divider [J].
Hu, Ang ;
Liu, Dongsheng ;
Zhang, Kefeng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (12) :1997-2001
[8]   A Frequency Synthesizer With Optimally Coupled QVCO and Harmonic-Rejection SSBmixer for Multi-Standard Wireless Receiver [J].
Huang, Deping ;
Li, Wei ;
Zhou, Jin ;
Li, Ning ;
Chen, Jinghong .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (06) :1307-1320
[9]   A CMOS 100 MHz to 6 GHz software defined radio analog front-end with integrated pre-power amplifier [J].
Ingels, M. ;
Soens, C. ;
Craninckx, J. ;
Giannini, V. ;
Kim, T. ;
Debaillie, B. ;
Libois, M. ;
Goffioul, M. ;
Van Driessche, J. .
ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, :436-+
[10]   Frequency Synthesizer With Dual Loop Frequency and Gain Calibration [J].
Jakobsson, Anders ;
Grewing, Christian ;
Serban, Adriana ;
Gong, Shaofang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (11) :2911-2919