共 26 条
[4]
10MHz to 7GHz Quadrature Signal Generation Using a Divide-by-4/3,-3/2,-5/3,-2,-5/2,-3,-4, and-5 Injection-Locked Frequency Divider
[J].
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2010,
:51-52
[5]
A fast and efficient constant loop bandwidth with proposed PFD and pulse swallow divider circuit in ΔΣ fractional-N PLL frequency synthesizer
[J].
MICROELECTRONICS JOURNAL,
2017, 61
:21-34
[9]
A CMOS 100 MHz to 6 GHz software defined radio analog front-end with integrated pre-power amplifier
[J].
ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE,
2007,
:436-+