Optimal Test Scheduling Formulation under Power Constraints with Dynamic Voltage and Frequency Scaling

被引:3
作者
Millican, Spencer K. [1 ]
Saluja, Kewal K. [1 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 2014年 / 30卷 / 05期
基金
英国科研创新办公室;
关键词
DVFS; dynamic voltage and frequency scaling; SoC test; Test scheduling; Power Constraint; MULTICORE SOCS; OPTIMIZATION; SYSTEMS;
D O I
10.1007/s10836-014-5473-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As a consequence of technology scaling and increasing power consumption of modern high performance designs, various techniques, such as clock gating and Dynamic Voltage and Frequency Scaling (DVFS), have been adapted to address power issues. These techniques are important and desirable to address reliability needs as well as economic issues. From a testing point of view, the introduction of power constraints during testing is needed to achieve the desired product quality and to avoid yield loss. Unlike designers who have benefited from the Design-for-Test hardware introduced for testing, test engineers have rarely taken advantage of the extra hardware introduced to meet design needs. In this paper, we make use of the DVFS technology and its associated hardware to improve test economics. We formulate the power constrained testing problem as an optimization problem that makes use of DVFS technology. We show that superior test schedules can be obtained for both session-based and sessionless testing methods relative to existing and traditional methods of obtaining test schedules.
引用
收藏
页码:569 / 580
页数:12
相关论文
共 28 条
[1]  
Bild David R., 2008, 2008 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), P59, DOI 10.1109/ICCAD.2008.4681552
[2]   Test scheduling for core-based systems using mixed-integer linear programming [J].
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (10) :1163-1174
[3]   Dynamic voltage and frequency scaling circuits with two supply voltages [J].
Cheng, Wayne H. ;
Baas, Bevan M. .
PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, :1236-1239
[4]   Fine-grained dynamic voltage and frequency scaling for precise energy and performance trade-off based on the ratio of off-chip access to on-chip computation times [J].
Choi, K ;
Soma, R ;
Pedram, M .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, :4-9
[5]   Scheduling tests for VLSI systems under power constraints [J].
Chou, RM ;
Saluja, KK ;
Agrawal, VD .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (02) :175-185
[6]   TEST SCHEDULING AND CONTROL FOR VLSI BUILT-IN SELF-TEST [J].
CRAIG, GL ;
KIME, CR ;
SALUJA, KK .
IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (09) :1099-1109
[7]  
Davidson S., 1999, PROC INT TEST CONF, P1125
[8]  
Girard P, 2010, POWER-AWARE TESTING AND TEST STRATEGIES FOR LOW POWER DEVICES, P1, DOI 10.1007/978-1-4419-0928-2
[9]  
He X., 2006, 2006 37 IEEE POWER E, P1
[10]   Test access mechanism optimization, test scheduling, and tester data volume reduction for system-on-chip [J].
Iyengar, V ;
Chakrabarty, K ;
Marinissen, EJ .
IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (12) :1619-1632