A Generic Procedural Generator for Sizing of Analog Integrated Circuits

被引:0
作者
Schweikardt, Matthias [1 ]
Uhlmann, Yannick [1 ]
Leber, Florian [1 ]
Scheible, Juergen [1 ]
Habal, Husni [2 ]
机构
[1] Reutlingen Univ, D-72762 Reutlingen, Germany
[2] Infineon Technol AG, D-85579 Neubiberg, Germany
来源
2019 15TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME) | 2019年
关键词
procedure; generator; expert design plan; electronic design automation; smart power ic; miller operational amplifier;
D O I
10.1109/prime.2019.8787743
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we address the novel EDP (Expert Design Plan) principle for procedural design automation of analog integrated circuits, which captures the knowledge-based design strategy of human circuit designers in an executable script, making it reusable. We present the EDP Player, which enables the creation and execution of EDPs for arbitrary circuits in the Cadence (R) Virtuoso (R) Design Environment. The tool provides a generic version of an instruction set, called EDPL (EDP-Language), enabling emulation of a typical manual analog sizing flow. To automate the design of a Miller Operational Amplifier and to create variants of a Smart Power IC, several EDPs were implemented using this tool. Employing these EDPs leads to a strong reduction of design time without compromising design quality or reliability.
引用
收藏
页码:17 / 20
页数:4
相关论文
共 9 条
  • [1] Allen P., 2002, CMOS ANALOG CIRCUIT, VSecond
  • [2] Opportunities for Machine Learning in Electronic Design Automation
    Beerel, Peter A.
    Pedram, Massoud
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [3] Blei D. M., 2006, P 23 INT C MACHINE L, P113
  • [4] IDAC - AN INTERACTIVE DESIGN TOOL FOR ANALOG CMOS CIRCUITS
    DEGRAUWE, MGR
    NYS, O
    DIJKSTRA, E
    RIJMENANTS, J
    BITZ, S
    GOFFART, BLA
    VITTOZ, EA
    CSERVENY, S
    MEIXENBERGER, C
    VANDERSTAPPEN, G
    OGUEY, HJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) : 1106 - 1116
  • [5] FRAWLEY WJ, 1992, AI MAG, V13, P57
  • [6] Jespers P. G. A., 2017, SYSTEMATIC DESIGN AN, DOI DOI 10.1017/9781108125840
  • [7] Leber F., 2018, ANALOG 2018 16 GMM I, P1
  • [8] Scheible J., P INT S PHYS DES ISP, P33
  • [9] Procedural Analog Design (PAD) tool
    Stefanovic, D
    Kayal, M
    Pastre, M
    Litovski, VB
    [J]. 4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 313 - 318