2+2 Switched-Current Delta-Sigma Modulator with Digital Noise Cancellation Circuit

被引:0
|
作者
Sung, Guo-Ming [1 ]
Lee, Chun-Ting [1 ]
Chao, Sian-Wei [1 ]
机构
[1] Natl Taipei Univ Technol, Dept Elect Engn, Taipei, Taiwan
关键词
Delta-sigma modulator; switched-current; multistage-noise-shaping; feedback memory cell; digital noise-cancellation circuit; ADC;
D O I
10.1109/IS3C50286.2020.00064
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes a 2+2 switched-current (SI) multi-stage noise-shaping (MASH) delta-sigma modulator (DSM) with a digital noise-cancellation circuit (DNCC) by using a TSMC 0.18 mu m 1P6M CMOS process. In view of areaefficiency, the current-mode sample-and-hold circuit (S/H) is designed to reduce the chip area considerably. It plays a vital role in the performance of the DSM. Note that the input impedance of the modified current-mode feedback memory cell (FMC) is decreased by [2 +(g'(m3)/g(m1) - 1) x A] times relative to a traditional FMC and the input current is being processed more quickly. However, it suffers the transmitted error particularly for small input currents. The MASH architecture inherited a superior signal-to-noise-and-distortion ratio (SNDR) by using an effective digital noise cancellation circuit (DNCC) and a low-pass filter varied from 10 Hz to 20 kHz. The designed current-mode DNCC is composed of six delay components using master-slave D flip-flop and a logic circuit using the karnaugh map. Post-layout simulations reveal that the simulated SNDR was 90.4 dB and the ENOB was 14.73 bits. The designed IC consumes 18.19 mW at a chip area of 0.13 mm(2) and a simulated FoM of 24.5 pJ/conv. The advantages of our modulator are its small chip area and high processing speed at all input currents.
引用
收藏
页码:220 / 223
页数:4
相关论文
共 50 条
  • [11] Digital Noise-Cancellation Circuit Implementation Using Proposed Algorithm and Karnaugh Map in a MASH 2-1 Delta-Sigma Modulator
    Xiao, Xiong
    Huang, Chong-Cheng
    Sung, Guo-Ming
    Lee, Chun-Ting
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (10)
  • [12] Digital Noise Coupled MASH Delta-Sigma Modulator
    Rezapour, Ali
    Shamsi, Hossein
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) : 41 - 45
  • [13] Digital noise shaping multibit delta-sigma modulator
    Wang, Q-Q.
    Ge, B-J.
    Feng, X-X.
    Wang, X-A.
    ELECTRONICS LETTERS, 2010, 46 (16) : 1110 - U28
  • [14] A Third-Order Multibit Switched-Current Delta-Sigma Modulator with Switched-Capacitor Flash ADC and IDWA
    Sung, Guo-Ming
    Gunnam, Leenendra Chowdary
    Lin, Wen-Sheng
    Lai, Ying-Tzu
    IEICE TRANSACTIONS ON ELECTRONICS, 2017, E100C (08): : 684 - 693
  • [15] A 12-B 10-msamples/s CMOS switched-current delta-sigma modulator
    Sung, GM
    Chang, KH
    Lin, WS
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5573 - 5576
  • [16] Behavioral Modeling to circuit design steps of switched-current second order sigma-delta modulator
    Guo Jierong
    He Yigang
    Tang Shengxue
    Li Hongmin
    SENSORS, AUTOMATIC MEASUREMENT, CONTROL, AND COMPUTER SIMULATION, PTS 1 AND 2, 2006, 6358
  • [17] Digital Modulator with Bandpass Delta-Sigma Modulator
    Johan Sommarek
    Jouko Vankka
    Jaakko Ketola
    Jonne Lindeberg
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 2005, 43 : 81 - 86
  • [18] A digital modulator with bandpass delta-sigma modulator
    Sommarek, J
    Vankka, J
    Ketola, J
    Lindeberg, J
    Halonen, K
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 159 - 162
  • [19] Digital modulator with bandpass delta-sigma modulator
    Sommarek, J
    Vankka, J
    Ketola, J
    Lindeberg, J
    Halonen, K
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 43 (01) : 81 - 86
  • [20] Current scaling technique for high dynamic range switched-current delta-sigma modulators
    Tan, N
    Amozandeh, G
    Olson, A
    Stenstrom, H
    ELECTRONICS LETTERS, 1996, 32 (15) : 1331 - 1332