Power reduction of a 12-bit 40-MS/s pipeline ADC exploiting partial amplifier sharing

被引:0
作者
Diaz-Madrid, J. A. [1 ]
Neubauer, H. [1 ]
Hauer, H. [1 ]
Domenech-Asensi, G. [2 ]
Ruiz-Merino, R. [2 ]
机构
[1] Fraunhofer Inst Integrated Circuits, Erlangen, Germany
[2] Univ Politecn Cartagena, Dpto Elect & Tecnol Comp, Cartagena, Spain
来源
DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3 | 2009年
关键词
ADC; pipeline; CMOS; low-power;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
High performance analog-to-digital converters (ADC) are essential elements for the development of high performance image sensors. These circuits need a big number of ADCs to reach the required resolution at a specified speed. Moreover, nowadays power dissipation has become a key performance to be considered in analog designs, specially in those developed for portable devices. Design of such circuits is a challenging task which requires a combination of the most advanced digital circuit, the analog expertise knowledge and an iterative design. Amplifier sharing has been a commonly used technique to reduce power dissipation in pipelined ADCs. In this paper we present a partial amplifier sharing topology of a 12 bit pipeline ADC, developed in 0.35 mu m CMOS process. Its performance is compared with a conventional amplifier scaling topology and with a fully amplifier sharing one.
引用
收藏
页码:369 / +
页数:2
相关论文
共 12 条
[1]  
ABO AM, 1999, IEEE J SOLID STATE C, V34
[2]  
Baker R.Jacob., 2002, CMOS MIXED SIGNAL CI
[3]   A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER [J].
CHO, TB ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :166-172
[4]   Analysis of switched-capacitor common-mode feedback circuit [J].
Choksi, O ;
Carley, LR .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (12) :906-917
[5]   A power optimized 13-b Msamples/s pipelined analog-to-digital converter in 1.2 mu m CMOS [J].
Cline, DW ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :294-303
[6]  
DIAZ JA, 2008, INT C IC DES TECHN I
[7]  
Jin W., 2004, IEEE J SOLID-ST CIRC, V2, P1457, DOI 10.1109/ICSICT.2004.1436874
[8]  
KUROSE D, 2006, IEEE J SOLID STATE C, V41
[9]  
Márkus J, 2001, IEEE IMTC P, P1847, DOI 10.1109/IMTC.2001.929519
[10]   A 69-mW 10-bit 80-MSample/s pipelined CMOS ADC [J].
Min, BM ;
Kim, P ;
Bowman, FW ;
Boisvert, DM ;
Aude, AJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2031-2039