Is Your Bus Arbiter Really Fair? Restoring Fairness in AXI Interconnects for FPGA SoCs

被引:31
作者
Restuccia, Francesco [1 ,2 ]
Pagani, Marco [1 ,2 ,3 ]
Biondi, Alessandro [1 ,2 ]
Marinoni, Mauro [1 ,2 ]
Buttazzo, Giorgio [1 ,2 ]
机构
[1] Scuola Super Sant Anna, Via Moruzzi 1, I-56127 Pisa, Italy
[2] Scuola Super Sant Anna, Area CNR, Pisa, Italy
[3] Univ Lille, CRIStAL, CNRS, Cent Lille,UMR 9189, Lille, France
关键词
FPGA; AXI BUS; arbitration; embedded systems; NETWORKS;
D O I
10.1145/3358183
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
AMBA AXI is a popular bus protocol that is widely adopted as the medium to exchange data in field-programmable gate array system-on-chips (FPGA SoCs). The AXI protocol does not specify how conflicting transactions are arbitrated and hence the design of bus arbiters is left to the vendors that adopt AXI. Typically, a round-robin arbitration is implemented to ensure a fair access to the bus by the master nodes, as for the popular SoCs by Xilinx. This paper addresses a critical issue that can arise when adopting the AXI protocol under round-robin arbitration; specifically, in the presence of bus transactions with heterogeneous burst sizes. First, it is shown that a completely unfair bandwidth distribution can be achieved under some configurations, making possible to arbitrarily decrease the bus bandwidth of a target master node. This issue poses serious performance, safety, and security concerns. Second, a low-latency (one clock cycle) module named AXI burst equalizer (ABE) is proposed to restore fairness. Our investigations and proposals are supported by implementations and tests upon three modern SoCs. Experimental results are reported to confirm the existence of the issue and assess the effectiveness of the ABE with bus traffic generators and hardware accelerators from the Xilinx's IP library.
引用
收藏
页数:22
相关论文
共 27 条
[1]  
[Anonymous], 2012, AMBA AXI ACE PROT SP
[2]  
[Anonymous], 2016, ZYNQ 7000 ALL PROGR
[3]  
[Anonymous], FAST FOUR TRANSF LOG
[4]  
[Anonymous], 31 EUR C REAL TIM SY
[5]  
[Anonymous], 5 INT C EMB MULT COM
[6]  
[Anonymous], P IEEE REAL TIM SYST
[7]  
[Anonymous], 2018, FIR COMP LOGICORE IP
[8]  
[Anonymous], CONV ENC LOGICORE IP
[9]  
[Anonymous], 2011, ETFA2011
[10]  
[Anonymous], AXI INT LOGICORE IP