A Thread Speed Control Scheme for Real-time Microprocessors

被引:24
|
作者
Matsumoto, Kohei [1 ]
Umeo, Hiroyuki [1 ]
Yamasaki, Nobuyuki [1 ]
机构
[1] Keio Univ, Dept Comp Sci, Grad Sch Sci & Technol, Yokohama, Kanagawa, Japan
关键词
real-time system; computer architecture; IPC control;
D O I
10.1109/RTCSA.2011.77
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Real-time execution of applications is one of key requirements for Cyber-Physical Systems (CPS) that integrate computational and physical elements for our social infrastructure, such as robotics, transportation, and consumer appliances. In such real-time systems, a task must be executed so as not to violate given time constraints. Moreover, it is desirable that the execution time of the task is predictable precisely. When Out-of-Order (OoO) execution is adopted for real-time systems to enhance the performance, it is much difficult to predict execution time because of the feature of OoO execution. In order to deal with this problem, various schemes were proposed such as IPC control mechanism of Responsive Multithreaded (RMT) Processor. RMT Processor is a real-time microprocessor adopting simultaneous multithreading (SMT) architecture with OoO execution. Its IPC control mechanism which tries to adjust the number of instruction commits to meet a given target IPC. The IPC control scheme can be implemented not only on RMT Processor but also on various processors and can improve the predictability of execution time. However, if an error between target and actual IPCs is observed, it cannot cancel the error in the next control window, which is used in the control mechanism. Since such uncorrected errors are accumulated in the successive control window, the predictability of the execution time is degraded gradually. To overcome this problem, in this paper, we propose a thread speed control scheme for real-time microprocessors. This scheme is based on the IPC control mechanism on RMT Processor. Our proposed thread speed control scheme calculates an error between reference and actual IPCs, then it dynamically updates the reference IPC of the next control window in order to cancel the past errors. Our proposed scheme is designed and implemented on RMT Processor. The simulation results show that the error is reduced to 2.60 x 10(-5) % in case that four threads are executed simultaneously.
引用
收藏
页码:16 / 21
页数:6
相关论文
共 50 条
  • [1] REAL-TIME EXECUTIVES FOR MICROPROCESSORS
    VANDERLINDEN, F
    WILSON, I
    MICROPROCESSORS AND MICROSYSTEMS, 1980, 4 (06) : 211 - 218
  • [2] A scalability scheme for the Real-Time Control Protocol
    El-Marakby, R
    Hutchison, D
    HIGH PERFORMANCE NETWORKING, 1998, 8 : 153 - 168
  • [3] SSVP: A congestion control scheme for real-time
    Papadimitriou, Panagiotis
    Tsaoussidis, Vassifis
    COMPUTER NETWORKS, 2007, 51 (15) : 4377 - 4395
  • [4] MICROPROCESSORS - THEIR IMPACT ON REAL-TIME COMPUTING IN PSYCHOLOGY
    POLSON, PG
    BEHAVIOR RESEARCH METHODS & INSTRUMENTATION, 1978, 10 (02): : 139 - 147
  • [5] 32-BIT MICROPROCESSORS TACKLE REAL-TIME SYSTEM CONTROL TASKS
    BURSKY, D
    ELECTRONIC DESIGN, 1988, 36 (09) : 71 - &
  • [6] A robust, real-time control scheme for multifunction myoelectric control
    Englehart, K
    Hudgins, B
    IEEE TRANSACTIONS ON BIOMEDICAL ENGINEERING, 2003, 50 (07) : 848 - 854
  • [7] A High-Speed, Real-Time Vision System for Texture Tracking and Thread Counting
    Hu, Yuting
    Long, Zhiling
    AlRegib, Ghassan
    IEEE SIGNAL PROCESSING LETTERS, 2018, 25 (06) : 758 - 762
  • [8] REGISTER WINDOWS SPEED REAL-TIME CONTROL TASKS
    BURSKY, D
    ELECTRONIC DESIGN, 1990, 38 (21) : 57 - &
  • [9] Real-time inextensible surgical thread simulation
    Xu, Lang
    Liu, Qian
    INTERNATIONAL JOURNAL OF COMPUTER ASSISTED RADIOLOGY AND SURGERY, 2018, 13 (07) : 1019 - 1035
  • [10] Real-time inextensible surgical thread simulation
    Lang Xu
    Qian Liu
    International Journal of Computer Assisted Radiology and Surgery, 2018, 13 : 1019 - 1035