Optimization of Read and Write Performance of SRAMs for node 5nm and beyond

被引:2
|
作者
Shaik, Khaja Ahmad [1 ]
Gupta, Mohit [1 ]
Weckx, Pieter [1 ]
Spessot, Alessio [1 ]
机构
[1] IMEC, Leuven, Belgium
来源
DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XIII | 2019年 / 10962卷
关键词
WL; -; resistance; BL-resistance; SRAM macro PPA estimator;
D O I
10.1117/12.2515162
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Scaled technology node SRAMs suffer from increased Bit Line (BL) and Word Line (WL) resistance. To decrease the BL-resistance macro level techniques such as multi-divided array, flying-BL and divided write driver are presented. To decrease the WL-resistance hierarchical WL and Dual-WL techniques are presented. However, these techniques require a considerable area overhead. To solve these issues, we present SRAM bit-level BL and WL metallization and options suitable for both SADP an EUV. We also present a scaled technology node SRAM macro level PPA estimator to aid in system level technology benchmark of an SoC with SRAM.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Read and Write Performance Research and Optimization for eMMC Device Driver
    Chen, Yanlin
    Liu, Songyan
    Niu, Yifei
    Liu, Huan
    Wang, Xiaowen
    COMMUNICATIONS, SIGNAL PROCESSING, AND SYSTEMS, CSPS 2018, VOL III: SYSTEMS, 2020, 517 : 683 - 686
  • [32] Novel Solutions to Enable Contact Resistivity <1E-9 Ω-cm2 for 5nm Node and Beyond
    Hung, Raymond
    Khaja, Fareen Adeni
    Hollar, Kelly E.
    Rao, K. V.
    Munnangi, Samuel
    Chen, Yongmei
    Okazaki, Motoya
    Huang, Yi-Chiau
    Li, Xuebin
    Chung, Hua
    Chan, Osbert
    Lazik, Christopher
    Jin, Miao
    Zhou, Hongwen
    Mayur, Abhilash
    Kim, Namsung
    Yieh, Ellie
    2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,
  • [33] Transistor Design for 5nm and Beyond: Slowing Down Electrons to Speed Up Transistors
    Moroz, Victor
    Huang, Joanne
    Arghavani, Reza
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 278 - 283
  • [34] Effect of gate length on performance of 5nm node N-channel nano-sheet transistors for analog circuits
    Pundir, Yogendra Pratap
    Saha, Rajesh
    Pal, Pankaj Kumar
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (01)
  • [35] TCAD based performance analysis of junctionless cylindrical double gate all around FET up to 5nm technology node
    Hossain, N. M. Mahmud
    Quader, Sakib
    Siddik, Abu Bakar
    Chowdhury, Md. Iqbal Bahar
    2017 20TH INTERNATIONAL CONFERENCE OF COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2017,
  • [36] Holistic feedforward control for the 5 nm node and beyond
    Megens, Henry
    Brinkhof, Ralph
    Aarts, Igor
    Kok, Haico
    Karssemeijer, Leendertjan
    ten Haaf, Gijs
    Lee, Shawn
    Slotboom, Daan
    de Ruiter, Chris
    Lyulina, Irina
    Huisman, Simon
    Keij, Stefan
    Mos, Evert
    Tel, Wim
    Rijpstra, Manouk
    Schmitt-Weaver, Emil
    Bhattacharyya, Kaustuve
    Socha, Robert
    Menchtchikov, Boris
    Kubis, Michael
    Mulkens, Jan
    OPTICAL MICROLITHOGRAPHY XXXII, 2019, 10961
  • [37] Skin Effect Analysis and Comparison for Carbon-Based Interconnects at 5nm Technology Node
    Hamedani, Soheila Gharavi
    Moaiyeri, Mohammad Hossein
    2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 90 - 93
  • [38] Power-Performance-Area Engineering of 5nm Nanowire Library Cells
    Moroz, Victor
    Lin, Xi-Wei
    Smith, Lee
    Huang, Joanne
    Choi, Munkang
    Ma, Terry
    Liu, Jie
    Zhang, Yunqiang
    Kawa, Jamil
    Saad, Yves
    2015 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2015, : 433 - 436
  • [39] Reliability Prediction for Automotive 5nm and 7nm Technology node by using Machine Learning based Solution
    Lee, Hyung Joo
    Kim, Dongin
    Choi, Sanghyun
    Hong, Seungpyo
    Kwak, Doohwan
    Jayaram, Srividya
    Paek, Seungwon
    Kwon, Minho
    Kim, Yeongdo
    Jung, Hyobe
    Kissiov, Ivan
    Tao, Melody
    Torres, Andres
    Greeneltch, Nathan
    Lee, Ho
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
  • [40] GAAFET Versus Pragmatic FinFET at the 5nm Si-Based CMOS Technology Node
    Huang, Ya-Chi
    Chiang, Meng-Hsueh
    Wang, Shui-Jinn
    Fossum, Jerry G.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (03): : 164 - 169