A Current Reuse Quadrature GPS Receiver in 0.13 μm CMOS

被引:37
作者
Cheng, Kuang-Wei [1 ]
Natarajan, Karthik [1 ]
Allstot, David J. [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
关键词
GPS; receiver; low power; VCO; RF front-end; current reuse; quadrature bandpass; sigma-delta analog-to-digital converter; PHASE NOISE; MODULATION; DESIGN;
D O I
10.1109/JSSC.2009.2039272
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully-integrated quadrature low-IF L1-band GPS receiver consumes only 6.4 mW in 0.13 mu m CMOS. The RF front-end features a gate-modulated quadrature VCO for low phase noise and accurate quadrature phase signal generation. It merges the LNA, quadrature mixer, and quadrature VCO in a single current-reuse stacked topology that provides a conversion gain 42.5 dB with a power consumption of 1 mW. A continuous-time (CT) quadrature bandpass sigma-delta analog-to-digital converter (ADC) provides inherent anti-alias filtering, which simplifies the overall system. The second-order CT Sigma Delta ADC achieves 65 dB dynamic range and dissipates only 4.2 mW using resistor DAC feedback. The receiver exhibits an NF of 6.5 dB and an IIP3 of -30 dBm; the PLL phase noise is -110 dBc/Hz @ 1 MHz frequency offset with quadrature error less than 1 degrees.
引用
收藏
页码:510 / 523
页数:14
相关论文
共 21 条
[1]  
ABOUSHADY H, 1999, P IEEE INT S CIRC SY, P360
[2]   Analysis and design of a 1.8-GHz CMOS LC quadrature VCO [J].
Andreani, P ;
Bonfanti, A ;
Romanò, L ;
Samori, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1737-1747
[3]   THE DESIGN OF SIGMA-DELTA MODULATION ANALOG-TO-DIGITAL CONVERTERS [J].
BOSER, BE ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1298-1308
[4]  
Chang JH, 2003, IEEE RAD FREQ INTEGR, P295, DOI 10.1109/RFIC.2003.1213947
[5]  
Cheng KW, 2009, IEEE RAD FREQ INTEGR, P239
[6]  
CHENG KW, 2009, IEEE INT SOL STAT CI, P422
[7]   A 20 mW 3.24 mm2 fully integrated GPS radio for location based services [J].
Della Torre, Valentina ;
Conta, Matteo ;
Chokkalingam, Ramesh ;
Cusmai, Giuseppe ;
Rossi, Paolo ;
Svelto, Francesco .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) :602-612
[8]  
Gao WN, 1997, ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV, P65, DOI 10.1109/ISCAS.1997.608531
[9]   A 56-mW 23-mm2 single-chip 180-nm CMOS GPS receiver with 27.2-mW 4.1-mm2 radio [J].
Gramegna, G ;
Mattos, PG ;
Losi, M ;
Das, S ;
Franciotta, M ;
Bellantone, NG ;
Vaiana, M ;
Mandará, V ;
Paparo, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (03) :540-551
[10]   A low noise figure 1.2-V CMOS GPS receiver integrated as a part of a multimode receiver [J].
Gustafsson, Mikael ;
Parssinen, Aarno ;
Bjorksten, Patrik ;
Makitalo, Mika ;
Uusitalo, Arttu ;
Kallioinen, Sami ;
Hallivuori, Juha ;
Korpi, Petri ;
Rintamaki, Sami ;
Urvas, Ilkka ;
Saarela, Tuomas ;
Suhonen, Tero .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (07) :1492-1500