A 12-bit Fully Differential 2MS/s Successive Approximation Analog-to-Digital Converter with Reduced Power Consumption

被引:0
作者
Davidovic, M. [1 ]
Zach, G. [1 ]
Zimmermann, H. [1 ]
机构
[1] Vienna Univ Technol, Inst Electrodynam Microwave & Circuit Engn, Gusshausstr 25-E354, A-1040 Vienna, Austria
来源
PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS | 2010年
关键词
ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 12-bit fully differential successive approximation register analog-to-digital converter (ADC) operating at 2MS/s and designed for an optoelectronic range sensor as a system-on-chip device. The realized ADC uses several improvements to lower the power consumption to 10mW at 5V power supply and, at the same time, to increase the conversion rate up to the limits offered by the used 0.6 mu m process. The proposed interpolation network consists of partially segmented R-2R resistors ladder instead of the commonly used serial array to achieve lower power consumption as well as smaller active area. The fabricated chip occupies an active area of similar to 1.1mm(2) excluding pads. Measurement data, resulting in an effective number of bits of 11.55 at 1MS/s and 11.2 at 2MS/s, conform to simulations. The maximum measured differential non-linearity and integral non-linearity accounts to +0.3/-0.6LSB and +/- 0.7LSB respectively.
引用
收藏
页码:399 / 402
页数:4
相关论文
共 13 条
[1]  
Baschirotto A., IEEE ISSCC 2009 TUTO
[2]  
Craninckx J., 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P246, DOI 10.1109/ISSCC.2007.373386
[3]  
Donnay S., 2003, SUBSTRATE NOISE COUP
[4]   An energy-efficient charge recycling approach for a SAR converter with capacitive DAC [J].
Ginsburg, BP ;
Chandrakasan, AP .
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, :184-187
[5]  
Hastings A., 2006, The Art of Analog Layout, V2nd
[6]  
Jun Cai., 2007, INT S HIGH DENSITY P, P1
[7]  
Kuttner F., 2002, IEEE International Solid-State Circuits Conference, V1, P176, DOI DOI 10.1109/ISSCC.2002.992993.
[8]   An Ultra-Low-Power 10-Bit 100-kS/s Successive-Approximation Analog-to-Digital Converter [J].
Lotfi, Reza ;
Majidi, Rabe'eh ;
Maymandi-Nejad, Mohammad ;
Serdijn, Wouter. A. .
ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, :1117-+
[9]  
Park J, 2000, ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V, P581, DOI 10.1109/ISCAS.2000.857501
[10]   12-bit low-power fully differential switched capacitor noncalibrating successive approximation ADC with 1 MS/s [J].
Promitzer, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (07) :1138-1143