Toward automatic synthesis of SOC test platforms

被引:0
作者
Huang, Wen-Cheng [1 ]
Chang, Chin-Yao [1 ]
Lee, Kuen-Jong [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, 1 Univ Rd, Tainan 70101, Taiwan
来源
2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS | 2007年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Employing a test platform in an SOC design to execute test procedures can greatly simplify many SOC test problems. It, however, would require tremendous human efforts if the test platform would be generated manually. In this paper, we describe a design automation system, called DASTEP (Design Automation System for SOC TEst Platform), that is aimed to help users build a test platform and incorporate their IP designs into the platform. DASTEP provides an interactive mode to allow users to modify individual IP cores into 1149.1- or 1500-compatible ones and integrate them into the test platform. For a hierarchical core, DASTEP can synthesize a hierarchical test control architecture such that each core in the hierarchy can be efficiently tested in a 1149.1-compatible manner. All of the test procedures using this test platform are carried out on the chip through the cooperation of an embedded processor that usually exists in an SOC design and a dedicated testaccess-mechanism (TAM) controller that can be automatically generated. Appropriate simulation environment that allows the simulation of the entire test flow is also created in conjunction with the generation of the test hardware/software, hence the verification of both core design and test plan can be readily carried out. A friendly graphic user interface tool is also developed that can greatly simplify the generation and simulation of the test platform.
引用
收藏
页码:156 / +
页数:2
相关论文
共 8 条
[1]   STEPS:: Experimenting a new software-based strategy for testing SoCs containing P1500-compliant IP cores [J].
Benabdenbi, M ;
Greiner, A ;
Pêcheux, F ;
Viaud, E ;
Tuna, M .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, :712-713
[2]  
Benabdenebi M., 2000, Proceedings Design, Automation and Test in Europe Conference and Exhibition 2000 (Cat. No. PR00537), P141, DOI 10.1109/DATE.2000.840030
[3]   A self-test methodology for IP cores in bus-based programmable SoCs [J].
Huang, JR ;
Iyer, MK ;
Cheng, KT .
19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, :198-203
[4]  
KRISTIC WC, 2002, IEEE DES TEST COMPUT, P18
[5]  
Lee KJ, 2005, IEEE INT SYMP CIRC S, P2983
[6]   Using a single input to support multiple scan chains [J].
Lee, KJ ;
Chen, JJ ;
Huang, CH .
1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, :74-78
[7]  
WAAYERS T, 2005, P INT TEST C, P610
[8]   An IEEE 1149.1 based test access architecture for ICs with embedded cores [J].
Whetsel, L .
ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, :69-78