Test power and area optimized logic built-in self-test with higher fault coverage for automobile SoCs

被引:2
作者
Shivakumar, Vishnupriya [1 ]
Senthilpari, C. [1 ]
Yusoff, Zubaida [1 ]
机构
[1] Multimedia Univ, Fac Engn, Jalan Multimedia, Cyberjaya 63100, Selangor, Malaysia
来源
MICROELECTRONICS JOURNAL | 2022年 / 124卷
关键词
Built-in self-test (BIST); Design for testability (DFT); Test pattern generation (TPG); Circuit under test (CUT); Weighted switching activity (WSA); Advanced driver assistance systems (ADAS); Silicon on chip (SoC); BIST;
D O I
10.1016/j.mejo.2022.105430
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With higher computerization in the automobile stream, the built-in self-test is essential for high quality and highreliability SoCs. BIST is a self-testing method for the larger SoC designs. This paper presented a new logic BIST architecture with a new weighted pseudorandom TPG and a hybrid test point allocation method. The proposed architecture is optimized for the physical factors such as the test power consumption, the fault coverage, the WSA, and the area overhead during the scan-in testing phase. The proposed method initiated the sharing concept of flip-flops in the test gate strategies to optimize the area overhead. It also demonstrated the test point allocation enabled using the weighted patterns to enhance the fault coverage throughout the scan chains. The primary seeds are flipped and sorted into weighted patterns to obtain the transition delay faults as their complete fault coverage. Simulation works are examined in SilTerra 0.13 mu m on Mentor Graphics IC design tool. Experimental results of the logic BIST architecture are executed, and the results are tabulated. The performance comparison of proposed logic BIST with the existing BIST architectures is also analyzed. Consequently, the proposed BIST is employed in the automobile SoC as an application. The ADAS automobile SoC scan circuits were tested in this paper for their self-testing phenomenon. The tabulated results for the physical factors showed that valuable improvements could be accomplished using the proposed BIST compared with the existing authors.
引用
收藏
页数:11
相关论文
共 29 条
[1]   Energy-Efficient Scheme for Multiple Scan-Chains BIST Using Weight-Based Segmentation [J].
Abu-Issa, Abdallatif S. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (03) :361-365
[2]   Design of efficient BIST test pattern generators for delay testing [J].
Chen, CA ;
Gupta, SK .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (12) :1568-1575
[3]  
Contreras G, 2015, INT SYM DEFEC FAU TO, P139, DOI 10.1109/DFT.2015.7315151
[4]   Low-Power Programmable PRPG With Test Compression Capabilities [J].
Filipek, Michal ;
Mrugalski, Grzegorz ;
Mukherjee, Nilanjan ;
Nadeau-Dostie, Benoit ;
Rajski, Janusz ;
Solecki, Jedrzej ;
Tyszer, Jerzy .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) :1063-1076
[5]   Weighted pseudorandom hybrid GIST [J].
Jas, A ;
Krishna, CV ;
Touba, NA .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (12) :1277-1283
[6]   A Novel Scan Segmentation Design for Power Controllability and Reduction in At-Speed Test [J].
Jiang, Zhou ;
Xiang, Dong ;
Shen, Kele .
2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, :7-12
[7]   Test Sequence-Optimized BIST for Automotive Applications [J].
Kaczmarek, Bartosz ;
Mrugalski, Grzegorz ;
Mukherjee, Nilanjan ;
Rajski, Janusz ;
Rybak, Lukasz ;
Tyszer, Jerzy .
2020 IEEE EUROPEAN TEST SYMPOSIUM (ETS 2020), 2020,
[8]   A Weighted Random Pattern test generation system [J].
Kapur, R ;
Patil, S ;
Snethen, TJ ;
Williams, TW .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (08) :1020-1025
[9]   Application of deterministic logic BIST on industrial circuits [J].
Kiefer, G ;
Vranken, H ;
Marinissen, EJ ;
Wunderlich, HJ .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (3-4) :351-362
[10]   PARALLEL LFSR RESEEDING WITH SELECTION REGISTER FOR MIXED-MODE BIST [J].
Kongtim, Piyanart ;
Reungpeerakul, Taweesak .
2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, :153-158